# 250kSPS, 16-Bit, 6-Channel Simultaneous Sampling ANALOG-TO-DIGITAL CONVERTERS 

## FEATURES

- 6 INPUT CHANNELS
- FULLY DIFFERENTIAL INPUTS
- 6 INDEPENDENT 16-BIT ADC
- $4 \mu \mathrm{~s}$ TOTAL THROUGHPUT PER CHANNEL
- TESTED NO MISSING CODES TO 14 BITS
- BUFFERED REFERENCE INPUTS
- LOW POWER: 450mW
- TQFP-64 PACKAGE


## APPLICATIONS

## - MOTOR CONTROL

- MULTI-AXIS POSITIONING SYSTEMS
- 3-PHASE POWER CONTROL


## DESCRIPTION

The ADS8364 includes six, 16-bit, 250kSPS ADCs (Analog-to- Digital converters) with 6 fully differential input channels grouped into two pairs for high-speed simultaneous signal acquisition. Inputs to the sample-and-hold amplifiers are fully differential and are maintained differential to the input of the ADC. This provides excellent common-mode rejection of 80 dB at 50 KHz that is important in high-noise environments.

The ADS8364 offers a flexible high-speed parallel interface with a direct address mode, a cycle, and a FIFO mode. The output data for each channel is available as a 16-bit word.

## ABSOLUTE MAXIMUM RATINGS

Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted) ${ }^{(1)}$

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

NOTE: (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions of extended periods may affect device reliability.

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | MAXIMUM INTEGRAL LINEARITY ERROR (LSB) | $\begin{aligned} & \text { NO MISSING } \\ & \text { CODES } \\ & \text { ERROR (LSB) } \end{aligned}$ | PACKAGE-LEAD | PACKAGE DESIGNATOR | $\begin{aligned} & \text { SPECIFIED } \\ & \text { TEMPERATURE } \\ & \text { RANGE } \end{aligned}$ | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8364Y | $\pm 8$ | 14 | TQFP-64 | PAG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\begin{gathered} \text { ADS8364Y/250 } \\ \text { ADS8364Y/2K } \end{gathered}$ | Tape and Reel, 250 Tape and Reel, 2000 |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI web site at www.ti.com.

## PACKAGE DISSIPATION RATING TABLE

| BOARD | PACKAGE | $\mathbf{R}_{\theta \mathrm{JC}}$ | $\mathbf{R}_{\theta \mathrm{JA}}$ | DERATING FACTOR ABOVE $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}} \leq+25^{\circ} \mathrm{C} \\ \text { POWER } \\ \text { RATING } \end{gathered}$ | $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ <br> POWER <br> RATING | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C} \\ \text { POWER } \\ \text { RATING } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low-K ${ }^{(1)}$ | PAG | $8.6{ }^{\circ} \mathrm{C} / \mathrm{W}$ | $68.5^{\circ} \mathrm{C} / \mathrm{W}$ | $14.598 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 1824mW | 1168mW | 949 mW |
| High-K ${ }^{(2)}$ | PAG | $8.6^{\circ} \mathrm{C} / \mathrm{W}$ | $42.8{ }^{\circ} \mathrm{C} / \mathrm{W}$ | $23.364 \mathrm{mw} /{ }^{\circ} \mathrm{C}$ | 2920mW | 1869mW | 1519 mW |

NOTES: (1) The JEDEC Low K (1s) board design used to derive this data was a 3-inch $\times 3$-inch, two-layer board with 2-ounce copper traces on top of the board. (2) The JEDEC High K (2s2p) board design used to derive this data was a 3-inch x 3-inch, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on the top and bottom of the board.

| RECOMMENDED OPERATING CONDITIONS |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage, AGND to $\mathrm{AV}^{\text {DD }}$ |  | 4.75 | 5 | 5.25 | V |
| Supply Voltage, BGND to $\mathrm{BV}_{\text {DD }}$ | Low-Voltage Levels | 2.7 |  | 3.6 | V |
|  | 5V Logic Levels | 4.5 | 5 | 5.5 | V |
| Supply Voltage, DGND to DV ${ }_{\text {D }}$ |  | 4.75 | 5 | 5.25 | V |
| Difference $A V_{D D}$ to $\mathrm{DV}^{\text {DD }}$ |  | -0.3 | 0 | 0.3 | V |
| Reference Input Voltage |  | 1.5 | 2.5 | 2.6 | V |
| Operating Common-Mode Signal | -IN | 2.2 | 2.5 | 2.8 | V |
| Analog Inputs | $+\mathrm{IN}-(-\mathrm{IN})$ | 0 |  | $\pm \mathrm{V}_{\text {REF }}$ | V |
| Operating Junction Temperature Range, $\mathrm{T}_{\mathrm{J}}$ |  | -40 |  | 125 | ${ }^{\circ} \mathrm{C}$ |

## EQUIVALENT INPUT CIRCUIT



## ELECTRICAL CHARACTERISTICS

Over recommended operating free-air temperature range at $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{AV} \mathrm{V}_{\mathrm{DD}}=\mathrm{DV} \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, B V_{D D}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=$ internal $+2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=5 \mathrm{MHz}, \mathrm{f}_{\mathrm{SAMPLE}}=250 \mathrm{kSPS}$, unless otherwise noted.

| PARAMETER |  | CONDITIONS | ADS8364Y |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP(1) | MAX |  |
| ANALOG INPUT <br> Full-Scale Range Operating Common-Mode Signal Input Resistance Input Capacitance Input Leakage Current Differential Input Resistance Differential Input Capacitance Common-Mode Rejection Ratio <br> Bandwith | (FSR) <br> (CMRR) <br> (BW) |  | $\begin{gathered} +I N-(-I N) \\ -I N=V_{\text {REF }} \\ -I N=V_{\text {REF }} \\ -I N=V_{\text {REF }} \\ -I N=V_{\text {REF }} \\ -I N=V_{\text {REF }} \\ \text { At DC } \\ V_{I N}= \pm 1.25 V_{\text {PP }} \text { at } 50 \mathrm{kHz} \\ \text { FS Sinewave, }-3 \mathrm{~dB} \end{gathered}$ | 2.2 | $\begin{gathered} 20 \\ 25 \\ \pm 1 \\ 40 \\ 50 \\ 84 \\ 80 \\ 300 \end{gathered}$ | $\begin{gathered} \pm \mathrm{V}_{\mathrm{REF}} \\ 2.8 \end{gathered}$ | V <br> V <br> $\Omega$ <br> pF <br> nA <br> $\Omega$ <br> pF <br> dB <br> dB <br> MHz |
| DC ACCURACY <br> Resolution <br> No Missing Codes <br> (NMC) <br> Integral Linearity Error <br> Integral Linearity Match <br> Differential Nonlinearity <br> (DNL) <br> Bipolar Offset Error <br> Bipolar Offset Error Match <br> Bipolar Offset Error Drift <br> ( $\mathrm{TCV}_{\mathrm{OS}}$ ) <br> Gain Error ( $\mathrm{G}_{\mathrm{ERR}}$ ) <br> Gain Error Match <br> Gain Error Drift <br> Noise <br> Power-Supply Rejection Ratio <br> (PSRR) |  | Only pair wise matching Specified only for 14-Bit <br> Only pair wise matching <br> Referenced to $\mathrm{V}_{\text {REF }}$ <br> Only pair wise matching <br> $4.75 \mathrm{~V}<\mathrm{AV}_{\mathrm{DD}}<5.25 \mathrm{~V}$ | $\begin{aligned} & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} \pm 3 \\ 1.5 \\ \pm 1.5 \\ \pm 0.05 \\ 0.2 \\ 0.8 \\ \pm 0.05 \\ 0.005 \\ 2 \\ 120 \\ -87 \end{gathered}$ | $\begin{gathered} \pm 8 \\ \\ \pm 2 \\ 1 \\ \pm 0.25 \\ 0.05 \end{gathered}$ | Bits <br> Bits <br> LSB <br> LSB <br> LSB <br> mV <br> mV <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> \%FSR <br> \%FSR <br> ppm $/{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{V}_{\mathrm{RMS}}$ <br> dB |
| SAMPLING DYNAMICS <br> Conversion Time per ADC <br> Acquisition Time <br> Throughput Rate <br> Aperture Delay <br> Aperture Delay Matching <br> Aperture Jitter <br> Clock Frequncy | ( $\mathrm{t}_{\text {CONV }}$ ) ( $\mathrm{t}_{\mathrm{AQ}}$ ) | $\begin{gathered} 50 \mathrm{kHz} \leq \mathrm{f}_{\mathrm{CLK}} \leq 5 \mathrm{MHz} \\ \mathrm{f}_{\mathrm{CLK}}=5 \mathrm{MHz} \end{gathered}$ | $\begin{aligned} & 3.2 \\ & 800 \end{aligned}$ $0.05$ | $\begin{gathered} 100 \\ 50 \end{gathered}$ | $\begin{gathered} 320 \\ 250 \\ 5 \\ 5 \end{gathered}$ | $\mu \mathrm{s}$ <br> ns <br> kSPS <br> ns <br> ps <br> ps <br> MHz |
| AC ACCURACY <br> Total Harmonic Distortion <br> Spurous-Free Dynamic Range <br> Signal-to-Noise Ratio <br> Signal-to-Noise Ratio + Distortion <br> Channel-to-Channel Isolation <br> Effective Number of Bits | (THD) (SFDR) (SNR) (SINAD) (ENOB) | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 100 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{IN}}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 100 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{IN}}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 100 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{IN}}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 100 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{IN}}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 50 \mathrm{kHz} \end{aligned}$ |  | $\begin{gathered} -92 \\ 93.5 \\ 83.2 \\ 82.5 \\ 95 \\ 13.3 \end{gathered}$ |  | dB <br> dB <br> dB <br> dB <br> dB <br> Bits |
| VOLTAGE REFERENCE OUTPUT <br> Reference Voltage Output Initial Accuracy <br> Output Voltage Temperature Drift <br> Output Voltage Noise <br> Power-Supply Refection Ratio <br> Output Current <br> Short-Circuit Current <br> Turn-On Settling Time | $\begin{array}{r} \left(\mathrm{V}_{\text {OUT }}\right) \\ \left(\mathrm{dV}_{\text {OUT }} / \mathrm{dT}\right) \end{array}$ <br> (PSRR) (IOUT) ( $\mathrm{I}_{\mathrm{sc}}$ ) | $\begin{aligned} & f=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz}, C_{L}=10 \mu \mathrm{~F} \\ & f=10 \mathrm{~Hz} \text { to } 10 \mathrm{kHz}, C_{L}=10 \mu \mathrm{~F} \end{aligned}$ $\text { to } 0.1 \% \text { at } C_{L}=0$ | 2.475 | $\begin{gathered} 2.5 \\ \\ \pm 20 \\ 40 \\ 8 \\ 60 \\ 10 \\ 0.5 \\ 100 \end{gathered}$ | $\begin{gathered} 2.525 \\ \pm 1 \end{gathered}$ |  |
| VOLTAGE REFERENCE INPUT <br> Reference Voltage Input <br> Reference Input Resistance <br> Reference Input Capacitance <br> Reference Input Current | $\left(\mathrm{V}_{\mathrm{IN}}\right)$ |  | $\begin{aligned} & 1.5 \\ & 100 \end{aligned}$ | 2.5 5 | $2.6$ $1$ | V <br> $\mathrm{M} \Omega$ <br> pF <br> $\mu \mathrm{A}$ |

NOTE: (1) All values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.

## ELECTRICAL CHARACTERISTICS (Cont.)

Over recommended operating free-air temperature range at $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{AV}$ DD $=D V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=$ internal $+2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=5 \mathrm{MHz}, \mathrm{f}_{\mathrm{SAMPLE}}=250 \mathrm{kSPS}$, unless otherwise noted.

| PARAMETER |  | CONDITIONS | ADS8364Y |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP(1) | MAX |  |
| DIGITAL INPUTS ${ }^{(2)}$ <br> Logic Family <br> High-Level Input Voltage Low-Level Input Voltage Input Current Input Capacitance | $\begin{gathered} \left(\mathrm{V}_{\mathrm{IH}}\right) \\ \left(\mathrm{V}_{\mathrm{LL}}\right) \\ \left(\mathrm{I}_{\mathrm{IN}}\right) \\ \left(\mathrm{C}_{\mathrm{I}}\right) \end{gathered}$ |  | $V_{1}=B V_{\text {DD }}$ or GND | $\begin{gathered} 0.7 \cdot \mathrm{BV}_{\mathrm{DD}} \\ { }_{-0.3} \end{gathered}$ | CMOS <br> 5 | $\begin{gathered} \mathrm{BV}_{\mathrm{DD}}+0.3 \\ 0.3 \cdot \mathrm{BV}_{\mathrm{DD}} \\ \pm 50 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{nA} \\ \mathrm{pF} \end{gathered}$ |
| DIGITAL OUTPUTS ${ }^{(2)}$ <br> Logic Family <br> High-Level Output Voltage <br> Low-Level Output Voltage <br> High-Impedance-State Output Current <br> Output Capacitance <br> Load Capacitance <br> Data Format | $\left(\mathrm{V}_{\mathrm{OH}}\right)$ <br> $\left(\mathrm{V}_{\mathrm{OL}}\right)$ <br> ( $\mathrm{I}_{\mathrm{Oz}}$ ) <br> ( $\mathrm{C}_{\mathrm{O}}$ ) <br> ( $\mathrm{C}_{\mathrm{L}}$ ) | $\begin{gathered} \mathrm{BV}_{\mathrm{DD}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ \mathrm{BV}_{\mathrm{DD}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A} \\ \mathrm{CS}=\mathrm{BV}_{\mathrm{DD}}, \mathrm{~V}_{1}=B V_{\mathrm{DD}} \text { or } \mathrm{GND} \end{gathered}$ | 4.44 | CMOS <br> 5 <br> Two's Comp | $\begin{array}{r} 0.5 \\ \pm 50 \\ \\ \\ \text { it } \end{array} \quad \begin{aligned} & 30 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{nA} \\ \mathrm{pF} \\ \mathrm{pF} \end{gathered}$ |
| DIGITAL INPUTS ${ }^{(3)}$ <br> Logic Family <br> High-Level Input Voltage Low-Level Input Voltage Input Current Input Capacitance | $\begin{gathered} \left(\mathrm{V}_{\mathrm{IH}}\right) \\ \left(\mathrm{V}_{\mathrm{LL}}\right) \\ \left(\mathrm{I}_{\mathrm{IN}}\right) \\ \left(\mathrm{C}_{\mathrm{I}}\right) \end{gathered}$ | $\begin{gathered} B V_{D D}=3.6 \mathrm{~V} \\ B V_{D D}=2.7 \mathrm{~V} \\ V_{1}=B V_{D D} \text { or } G N D \end{gathered}$ | $\begin{gathered} 2 \\ -0.3 \end{gathered}$ | LVCMOS $5$ | $\begin{gathered} \mathrm{BV}_{\mathrm{DD}}+0.3 \\ 0.8 \\ \pm 50 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{nA} \\ \mathrm{pF} \end{gathered}$ |
| DIGITAL OUTPUTS ${ }^{(3)}$ <br> Logic Family <br> High-Level Output Voltage <br> Low-Level Output Voltage <br> High-Impedance-State Output Current <br> Output Capacitance <br> Load Capacitance <br> Data Format | $\left(\mathrm{V}_{\mathrm{OH}}\right)$ <br> $\left(\mathrm{V}_{\mathrm{OL}}\right)$ <br> ( $\mathrm{I}_{\mathrm{Oz}}$ ) <br> (C) <br> ( $\mathrm{C}_{\mathrm{L}}$ ) | $\begin{gathered} \mathrm{BV}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ \mathrm{BV}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A} \\ \mathrm{CS}=B V_{\mathrm{DD}}, \mathrm{VI}=\mathrm{BV}_{\mathrm{DD}} \text { or } \mathrm{GND} \end{gathered}$ | $B V_{D D}-0.2$ | LVCMOS <br> 5 <br> Two's Compl | $\begin{gathered} 0.2 \\ \pm 50 \\ \\ 30 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{nA} \\ \mathrm{pF} \\ \mathrm{pF} \end{gathered}$ |
| POWER SUPPLY <br> Analog Supply Voltage <br> Buffer I/O Supply Voltage <br> Digital Supply Voltage <br> Analog Operating Supply Current Buffer I/O Operating Supply Current <br> Digital Operating Supply Current Power Dissipation | $\left(\mathrm{AV}_{\mathrm{DD}}\right)$ <br> $\left(B V_{D D}\right)$ <br> $\left(\mathrm{DV}_{\mathrm{DD}}\right)$ <br> $\left(\mathrm{Al}_{\mathrm{DD}}\right)$ <br> ( $\mathrm{BI}_{\mathrm{DD}}$ ) <br> $\left(\mathrm{DI}_{\mathrm{DD}}\right)$ | Low-Voltage Levels 5V Logic Levels $\begin{aligned} & B V_{D D}=3 V \\ & B V_{D D}=5 V \\ & B V_{D D}=3 V \\ & B V_{D D}=5 V \end{aligned}$ | $\begin{gathered} 4.75 \\ 2.7 \\ 4.5 \\ 4.75 \end{gathered}$ | $\begin{gathered} 80 \\ \\ 200 \\ 2.5 \\ 413.1 \\ 413.5 \end{gathered}$ | $\begin{gathered} 5.25 \\ 3.6 \\ 5.5 \\ 5.25 \\ 90 \\ 300 \\ 300 \\ 4 \\ 470.9 \\ 471.5 \end{gathered}$ | V <br> V <br> V <br> V <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mW <br> mW |

NOTES: (1) All values are at $T_{A}=+25^{\circ} \mathrm{C}$.
(2) Applies for 5.0 V nominal Supply: $\mathrm{BV}_{\mathrm{DD}}(\min )=4.5 \mathrm{~V}$ and $\mathrm{BV}_{\mathrm{DD}}(\max )=5.5 \mathrm{~V}$.
(3) Applies for 3.0 V nominal Supply: $\mathrm{BV}_{\mathrm{DD}}(\min )=2.7 \mathrm{~V}$ and $\mathrm{BV}_{\mathrm{DD}}(\max )=3.6 \mathrm{~V}$.


## PIN DESCRIPTIONS

| PIN | NAME | 1/0 | DESCRIPTION | PIN | NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | CH A1- | AI | Inverting Input Channel A1 | 32 | BGND | P | Buffer Digital Ground |
| 2 | CH A1+ | AI | Noninverting Input channel A1 | 33 | DB15 | DO | Data Bit 15-MSB |
| 3 | $\mathrm{AV}_{\mathrm{DD}}$ | P | Analog Power Supply | 34 | DB14 | DO | Data Bit 14 |
| 4 | AGND | P | Analog Ground | 35 | DB13 | DO | Data Bit 13 |
| 5 | SGND | P | Signal Ground | 36 | DB12 | DO | Data Bit 12 |
| 6 | CH B0+ | AI | Noninverting Input Channel B0 | 37 | DB11 | DO | Data Bit 11 |
| 7 | CH B0- | AI | Inverting Input Channel B0 | 38 | DB10 | DO | Data Bit 10 |
| 8 | $\mathrm{AV}_{\mathrm{DD}}$ | P | Analog Power Supply | 39 | DB9 | DO | Data Bit 9 |
| 9 | AGND | P | Analog Ground | 40 | DB8 | DO | Data Bit 8 |
| 10 | SGND | P | Signal Ground | 41 | DB7 | DIO | Data Bit 7, Software Input 7 |
| 11 | CH B1- | AI | Inverting Input Channel B1 | 42 | DB6 | DIO | Data Bit 6, Software Input 6 |
| 12 | $\mathrm{CH} \mathrm{B} 1+$ | AI | Noninverting Input Channel B1 | 43 | DB5 | DIO | Data Bit 5, Software Input 5 |
| 13 | $\mathrm{AV}_{\mathrm{DD}}$ | P | Analog Power Supply | 44 | DB4 | DIO | Data Bit 4, Software Input 4 |
| 14 | AGND | P | Analog Ground | 45 | DB3 | DIO | Data Bit 3, Software Input 3 |
| 15 | SGND | P | Signal Ground | 46 | DB2 | DIO | Data Bit 2, Software Input 2 |
| 16 | CH C0+ | AI | Noninverting Input Channel C0 | 47 | DB1 | DIO | Data Bit 1, Software Input 1 |
| 17 | CH C0- | AI | Inverting Input Channel C0 | 48 | DB0 | DIO | Data Bit 0, Software Input 0 |
| 18 | CH C1- | AI | Inverting Input Channel C1 | 49 | BGND | P | Buffer Digital Ground |
| 19 | $\mathrm{CHC1+}$ | AI | Noninverting Input Channel C1 | 50 | $\frac{B V_{D D}}{}$ | P | Power Supply for Digital Interface from 3V to 5V |
| 20 | NC | - | No Connection | 51 | RESET | DI | Global Reset, Active LOW |
| 21 | DGND | P | Digital ground connected to AGND. | 52 | ADD | DI | Address Mode Select |
| 22 | DV ${ }_{\text {D }}$ | P | +5 V Power Supply for Digital Logic Connected to $\mathrm{AV}_{\mathrm{DD}}$. | 53 | A2 | DI | Address Line 3 |
| 23 | BYTE | DI | $2 \times 8$ Output Capability. Active HIGH. | 54 | A1 | DI | Address Line 2 |
| 24 | $B V_{\text {D }}$ | P | Power supply for digital interface from 3 V to 5 V . | 55 | A0 | DI | Address Line 1 |
| 25 | BGND | P | Buffer Digital Ground | 56 | HOLDA | DI | Hold Command A |
| 26 | FD | DO | First Data, A0 Data | 57 | $\overline{\text { HOLDB }}$ | DI | Hold Command B |
| 27 | $\overline{\mathrm{EOC}}$ | DO | End of Conversion, Active LOW | 58 | HOLDC | DI | Hold Command C |
| 28 | CLK | DI | An external CMOS compatible clock can be applied to | 59 | $A V_{\text {D }}$ | P | Analog Power Supply |
|  |  |  | the CLK input to synchronize the conversion process to | 60 | AGND | P | Analog Ground |
|  |  |  | an external source. | 61 | REF ${ }_{\text {OUt }}$ | AO | Reference Output, attach $0.1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ capacitors. |
| 29 | $\overline{\mathrm{RD}}$ | DI | Read, Active LOW | 62 | $\mathrm{REF}_{\text {IN }}$ | AI | Reference Input |
| 30 | WR | DI | Write, Active LOW | 63 | CH A0+ | AI | Noninverting Input Channel A0 |
| 31 | $\overline{\mathrm{CS}}$ | DI | Chip Select, Active LOW | 64 | CH A0- | AI | Inverting Input Channel A0 |

NOTE: AI is Analog Input, AO is Analog Output, DI is Digital Input, DO is Digital Output, DIO is Digital Input/Output, P is Power Supply Connection.


## TIMING CHARACTERISTICS TABLE

Timing Characteristics over recommended operating free-air temperature range $T_{M I N}$ to $T_{M A X}, A V_{D D}=D V_{D D}=5 \mathrm{~V}, R E F_{I N}=R E F_{\text {OUT }}$ internal reference +2.5 V , $\mathrm{f}_{\mathrm{CLK}}=5 \mathrm{MHz}, \mathrm{f}_{\text {SAMPLE }}=250 \mathrm{kSPS}, \mathrm{BV}_{\mathrm{DD}}=2.7 \div 5 \mathrm{~V}$ (unless otherwise noted).

| SPEC | DESCRIPTION |  | MIN | TYP(1) | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {conv }}$ |  |  |  |  | 3.2 | $\mu \mathrm{s}$ |
| $t_{\text {ACQ }}$ | Conversion Time Acquistion Time |  |  |  | 0.8 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{C} 1}$ | Cycle Time of CLK |  | 200 |  |  | ns |
| $\mathrm{t}_{\mathrm{w}}$ | Pulse Width CLK HIGH Time or LOW Time. |  | 60 |  |  | ns |
| $\mathrm{t}_{\mathrm{D} 1}{ }^{(5)}$ | Delay Time of Rising Edge of Clock After Falling Edge of HOLD ( $\mathrm{A}, \mathrm{B}, \mathrm{C}$ ) |  | 10 |  |  | ns |
| $\mathrm{t}_{\text {W2 }}$ | Pulse Width of HOLDX HIGH Time to be Recognized again | $B V_{\text {DD }}=5 \mathrm{~V}$ | 15 |  |  | ns |
|  |  | $B V_{D D}=3 V$ | 30 |  |  | ns |
| $t_{\text {W3 }}$ | Pulse Width of $\overline{\text { HOLDX }}$ LOW Time | $B V_{D D}=5 V$ | 20 |  |  | ns |
|  |  | $B V_{\text {DD }}=3 \mathrm{~V}$ | 30 |  |  | ns |
| $t_{\text {w }}$ | Pulse Width of $\overline{\text { RESET }}$ | $B V_{\text {DD }}=5 \mathrm{~V}$ | 20 |  |  | ns |
|  |  | $B V_{D D}=3 V$ | 40 |  |  | ns |
| $t_{\text {W5 }}$ | Pulse Width of $\overline{\mathrm{RD}}$ HIGH Time | $B V_{D D}=5 \mathrm{~V}$ | 30 |  |  | ns |
|  |  | $B V_{D D}=3 V$ | 40 |  |  | ns |
| $t_{\text {D2 }}$ | Delay Time of First Hold After RESET | $B V_{\text {DD }}=5 \mathrm{~V}$ | 20 |  |  | ns |
|  |  | $B V_{D D}=3 V$ | 40 |  |  | ns |
| $t_{\text {D }}$ | Delay Time of Falling Edge of $\overline{\mathrm{RD}}$ After Falling Edge of $\overline{\mathrm{CS}}$ |  | 0 |  |  | ns |
| $t_{\text {D }}$ | Delay Time of Rising Edge of $\overline{\mathrm{CS}}$ After Rising Edge of $\overline{\mathrm{RD}}$ |  | 0 |  |  | ns |
| $\mathrm{t}_{\text {W6 }}$ | Pulse Width of $\overline{\mathrm{RD}}$ and $\overline{\mathrm{CS}}$ Both LOW Time | $B V_{\text {DD }}=5 \mathrm{~V}$ | 50 |  |  | ns |
|  |  | $B V_{D D}=3 V$ | 70 |  |  | ns |
| $t_{\text {W7 }}$ | Pulse Width of $\overline{\mathrm{RD}}$ HIGH Time | $B V_{\text {DD }}=5 \mathrm{~V}$ | 20 |  |  | ns |
|  |  | $B V_{\text {DD }}=3 \mathrm{~V}$ | 40 |  |  | ns |
| $t_{\text {D6 }}$ | Delay Time of Data Valid After Falling Edge $\overline{\mathrm{RD}}$ | $B V_{\text {DD }}=5 \mathrm{~V}$ $B V_{\text {DD }}=3 \mathrm{~V}$ | 40 |  |  | ns |
|  |  | $B V_{\text {DD }}=3 \mathrm{~V}$ $B V_{\text {DD }}=5 \mathrm{~V}$ | 60 5 |  |  | ns |
| $t_{\text {D7 }}$ | Delay Time of Data Hold From Rising Edge of $\overline{\mathrm{RD}}$ | $B V_{D D}=5 \mathrm{~V}$ $B V_{\text {DD }}=3 \mathrm{~V}$ | 10 |  |  | ns |
| $t_{\text {D8 }}$ | Delay Time of $\overline{\mathrm{RD}}$ HIGH After $\overline{\mathrm{CS}}$ LOW | $B V_{\text {DD }}=5 \mathrm{~V}$ | 50 |  |  | ns |
|  |  | $B V_{D D}=3 V$ | 60 |  |  | ns |
| $t_{\text {D9 }}$ | Delay Time of $\overline{\mathrm{RD}}$ Low After Address Setup | $\mathrm{BV}_{\mathrm{DD}}=5 \mathrm{~V}$ | $10$ |  |  | ns |
|  |  | $B V_{D D}=3 \mathrm{~V}$ | 20 |  |  | ns |

NOTES: (1) Assured by design. (2) All input signals are specified with $t r=t f=5 n s\left(10 \%\right.$ to $90 \%$ of $\left.B V_{D D}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2$. (3) See timing diagram above. (4) BYTE is asynchronous; when BYTE is 0 , bits 15 through 0 appear at DB15-DB0. When BYTE is 1 , bits 15 through 8 appear on DB7-DB0. $\overline{R D}$ may remain LOW between changes in BYTE. (5) Only important when synchronization to clock is important.

## TYPICAL CHARACTERISTICS

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, A \mathrm{~V}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=+5 \mathrm{~V}, B \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \mathrm{~V}_{\mathrm{REF}}=$ internal +2.5 V and $\mathrm{f}_{\mathrm{CLK}}=5 \mathrm{MHz}, \mathrm{f}_{\mathrm{SAMPLE}}=250 \mathrm{kSPS}$, unless otherwise noted.



FREQUENCY SPECTRUM
(4096 point FFT, $\mathrm{F}_{\mathrm{IN}}=100 \mathrm{kHz},-0.2 \mathrm{~dB}$ )


## TYPICAL CHARACTERISTICS (Cont.)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, A \mathrm{~V}_{\mathrm{DD}}=\mathrm{DV} \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, B \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \mathrm{~V}_{\mathrm{REF}}=$ internal +2.5 V and $\mathrm{f}_{\mathrm{CLK}}=5 \mathrm{MHz}, \mathrm{f}_{\mathrm{SAMPLE}}=250 \mathrm{kSPS}$, unless otherwise noted.





DELTA OF SPURIOUS-FREE DYNAMIC RANGE AND TOTAL HARMOINC DISTORTION vs TEMPERATURE (ALL CH)

OFFSET MATCHING BETWEEN CHANNELS


## TYPICAL CHARACTERISTICS (Cont.)

At $T_{A}=+25^{\circ} \mathrm{C}, A V_{D D}=D V_{D D}=+5 \mathrm{~V}, B V_{D D}=3 V V_{\text {REF }}=$ internal +2.5 V and $\mathrm{f}_{\mathrm{CLK}}=5 \mathrm{MHz}, \mathrm{f}_{\text {SAMPLE }}=250 \mathrm{kSPS}$, unless otherwise noted.







## INTRODUCTION

The ADS8364 is a high-speed, low-power, 6-channel simultaneous sampling and converting, 16-bit ADC that operates from a single +5 V supply. The input channels are fully differential with a typical common-mode rejection of 80 dB . The part contains six $4 \mu$ s successive approximation ADCs, six differential sample-and-hold amplifiers, an internal +2.5 V reference with $\mathrm{REF}_{\text {IN }}$ and $\mathrm{REF}_{\text {OUt }}$ pins and a high-speed parallel interface. There are six analog inputs that are grouped into three channel pairs ( $A, B$, and $C$ ). There are six ADCs, one for each input that can be sampled and converted simultaneously, thus preserving the relative phase information of the signals on both analog inputs. Each pair of channels has a hold signal ( $\overline{\mathrm{HOLDA}}, \overline{\mathrm{HOLDB}}$, and $\overline{\mathrm{HOLDC}}$ ) to allow simultaneous sampling on each channel pair, on four or on all six channels. The part accepts a differential analog input voltage in the range of $-V_{\text {REF }}$ to $+V_{\text {REF }}$, centered on the common-mode voltage (see the Analog Input Section). The part will also accept bipolar input ranges when a level shift circuit is used at the front end (see Figure 6).
A conversion is initiated on the ADS8364 by bringing the HOLDX pin LOW for a minimum of 20ns. HOLDX LOW places the sample-and-hold amplifiers of the $X$ channels in the hold state simultaneously and the conversion process is started on each channel. The EOC output will go LOW for half a clock cycle when the conversion is latched into the output register. The data can be read from the parallel output bus following the conversion by bringing both $\overline{\mathrm{RD}}$ and $\overline{\mathrm{CS}}$ LOW.
Conversion time for the ADS8364 is $3.2 \mu \mathrm{~s}$ when a 5 MHz external clock is used. The corresponding acquisition time is $0.8 \mu \mathrm{~s}$. To achieve the maximum output data rate ( 250 kSPS ), the read function can be performed during the next conversion. Note: This mode of operation is described in more detail in the Timing and Control section of this data sheet.

## SAMPLE-AND-HOLD SECTION

The sample-and-hold amplifiers on the ADS8364 allow the ADCs to accurately convert an input sine wave of full-scale amplitude to 16 -bit resolution. The input bandwidth of the sample-and-hold is greater than the Nyquist rate (Nyquist equals one-half of the sampling rate) of the ADC even when the ADC is operated at its maximum throughput rate of 250 kSPS . The typical small-signal bandwidth of the sample-and-hold amplifiers is 300 MHz .
Typical aperture delay time or the time it takes for the ADS8364 to switch from the sample to the hold mode following the negative edge of $\overline{\text { HOLDX }}$ signal is 5 ns . The average delta of repeated aperture delay values is typically

50ps (also known as aperture jitter). These specifications reflect the ability of the ADS8364 to capture AC input signals accurately at the exact same moment in time.

## REFERENCE

Under normal operation, the REF OUT (pin 61) can directly be connected to the $R E F_{I N}$ pin (pin 62) to provide an internal +2.5 V reference to the ADS8364. The ADS8364 can operate, however, with an external reference in the range of 1.5 V to 2.6 V , for a corresponding full-scale range of 3.0 V to 5.2 V , as long as the input does not exceed the $\mathrm{AV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ value.
The reference of the ADS8364 is double-buffered. If the internal reference is used to drive an external load, a buffer is provided between the reference and the load applied to pin 61 (the internal reference can typically source $10 \mu \mathrm{~A}$ of current-load capacitance should be $0.1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ to minimize noise). If an external reference is used, the threesecond buffers provide isolation between the external reference and the CDACs. These buffers are also used to recharge all of the capacitors of all CDACs during conversion.

## ANALOG INPUT

The analog input is bipolar and fully differential. There are two general methods of driving the analog input of the ADS8364: single-ended or differential, as shown in Figure 1 and Figure 2. When the input is single-ended, the -IN input is held at the common-mode voltage. The +IN input swings around the same common voltage and the peak-to-peak amplitude is the (common-mode $+\mathrm{V}_{\mathrm{REF}}$ ) and the (common-mode $-\mathrm{V}_{\mathrm{REF}}$ ). The value of $\mathrm{V}_{\text {REF }}$ determines the range over which the common-mode voltage may vary (see Figure 3).


FIGURE 1. Methods of Driving the ADS8364 Single-Ended or Differential.


NOTES: Common-Mode Voltage (Differential Mode) $=\frac{(+\mathrm{IN})+(-\mathrm{IN})}{2}$, Common-Mode Voltage (Single-Ended Mode) $=\mathrm{IN}-$.
The maximum differential voltage between $+\mathbb{N}$ and $-I N$ of the ADS8364 is $V_{\text {REF }}$. See Figures 3 and 4 for a further explanation of the common voltage range for single-ended and differential inputs.

FIGURE 2. Using the ADS8364 in the Single-Ended and Differential Input Modes.


FIGURE 3. Single-Ended Input: Common-Mode Voltage Range vs $\mathrm{V}_{\mathrm{REF}}$.

When the input is differential, the amplitude of the input is the difference between the +IN and -IN input, or: $(+\mathrm{IN})-(-I N)$. The peak-to-peak amplitude of each input is $\pm 1 / 2 V_{\text {REF }}$ around this common voltage. However, since the inputs are $180^{\circ}$ out-of-phase, the peak-to-peak amplitude of the differential voltage is $+\mathrm{V}_{\text {REF }}$ to $-\mathrm{V}_{\text {REF }}$. The value of $\mathrm{V}_{\text {REF }}$ also determines the range of the voltage that may be common to both inputs, as shown in Figure 4.


FIGURE 4. Differential Input: Common-Mode Voltage Range vs $\mathrm{V}_{\text {REF }}$.

In each case, care should be taken to ensure that the output impedance of the sources driving the +IN and -IN inputs are matched. Often, a small capacitor ( 20 pF ) between the positive and negative input helps to match their impedance. Otherwise, this may result in offset error, which will change with both temperature and input voltage.
The input current on the analog inputs depends on a number of factors as sample rate or input voltage. Essentially, the
current into the ADS8364 charges the internal capacitor array during the sampling period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance ( 25 pF ) to a 16 -bit settling level within 3 clock cycles if the minimum acquisition time is used. When the converter goes into the hold mode, the input impedance is greater than $1 \mathrm{G} \Omega$.
Care must be taken regarding the absolute analog input voltage. The +IN and -IN inputs should always remain within the range of $A G N D-0.3 V$ to $A V_{D D}+0.3 V$.

## TRANSITION NOISE

The transition noise of the ADS8364 itself is low, as shown in Figure 5. These histograms were generated by applying a low-noise DC input and initiating 8000 conversions. The digital output of the ADC will vary in output code due to the internal noise of the ADS8364. This is true for all 16-bit, SAR-type ADCs. Using a histogram to plot the output codes, the distribution should appear bell-shaped with the peak of the bell curve representing the nominal code for the input value. The $\pm 1 \sigma, \pm 2 \sigma$, and $\pm 3 \sigma$ distributions will represent the $68.3 \%$, $95.5 \%$, and $99.7 \%$, respectively, of all codes. The transition noise can be calculated by dividing the number of codes measured by 6 and this will yield the $\pm 3 \sigma$ distribution, or $99.7 \%$, of all codes. Statistically, up to three codes could fall outside the distribution when executing 1000 conversions. Remember, to achieve this low-noise performance, the peak-to-peak noise of the input signal and reference must be $<50 \mu \mathrm{~V}$.


FIGURE 5. 8000 Conversion Histogram of a DC Input.

## BIPOLAR INPUTS

The differential inputs of the ADS8364 were designed to accept bipolar inputs ( $-\mathrm{V}_{\text {REF }}$ and $+\mathrm{V}_{\text {REF }}$ ) around the common-mode voltage $(2.5 \mathrm{~V})$, which corresponds to a 0 V to 5 V input range with a 2.5 V reference. By using a simple op amp circuit featuring four, high-precision external resistors, the ADS8364 can be configured to accept bipolar inputs. The conventional $\pm 2.5 \mathrm{~V}$, $\pm 5 \mathrm{~V}$, and $\pm 10 \mathrm{~V}$ input ranges could be interfaced to the ADS8364 using the resistor values shown in Figure 6.


FIGURE 6. Level Shift Circuit for Bipolar Input Ranges.

## TIMING AND CONTROL

The ADS8364 uses an external clock (CLK, pin 28) which controls the conversion rate of the CDAC. With a 5 MHz external clock, the ADC sampling rate is 250 kSPS which corresponds to a $4 \mu \mathrm{~s}$ maximum throughput time. Acquistion and conversion takes a total of 20 clock cycles.

## THEORY OF OPERATION

The ADS8364 contains six 16-bit ADCs that can operate simultaneously in pairs. The three hold signals ( $\overline{\mathrm{HOLDA}}$, $\overline{\text { HOLDB }}$, and $\overline{\text { HOLDC }}$ ) initiate the conversion on the specific channels. A simultaneous hold on all six channels can occur with all three hold signals strobe together. The converted values are saved in six registers. For each read operation, the ADS8364 outputs 16 bits of information (16 Data or 3 Channel Address, Data Valid, and some synchronization information). The Address/Mode signals (A0, A1, and A2) select how the data is read from the ADS8364. These Address/Mode signals can define a selection of a single channel, a cycle mode that cycles through all channels, or a FIFO mode that sequences the data determined by the order of the hold signals. The FIFO mode will allow the six registers to be used by a single-channel pair and, therefore, three locations for CH X0 and three locations for CH X1 can be updated before they are read from the part.

## EXPLANATION OF CLOCK, $\overline{R E S E T}$, FD, AND EOC PINS

Clock—An external clock has to be provided for the ADS8364. The maximum clock frequency is 5 MHz . The minimum clock cycle is 200 ns (Timing Diagram, $\mathrm{t}_{\mathrm{C} 1}$ ), and the clock has to remain HIGH (Timing Diagram, $\mathrm{t}_{\mathrm{w} 1}$ ) or LOW for at least 60 ns .
RESET—Bringing reset signal LOW will reset the ADS8364. It will clear all the output registers, stop any actual conversions, and will close the sampling switches. The reset signal has to stay LOW for at least 20 ns (see Figure 7, $\mathrm{t}_{\mathrm{w} 4}$ ). The reset signal should be back HIGH for at least 20 ns (see Figure $7, \mathrm{t}_{\mathrm{D} 2}$ ), before starting the next conversion (negative hold edge).

EOC-End of conversion goes low when new data of the internal ADC is latched into the output registers, which usually happens 16.5 clock cycles after hold initiated the conversion. It remains low for half a clock cycle. If more than one channel pair is converted simultaneously, the A-channels get stored to the registers first ( 16.5 clock cycles after hold), followed by the B-channels one clock cycle later, and finally the C-channels at another clock cycle later. If a reading ( $\overline{R D}$ and $\overline{\mathrm{CS}}$ are LOW) is in process, then the latch process is delayed until the read operation is finished.

FD—First data or A0 data is HIGH if channel A0 is chosen to be read next. In the FIFO mode whatever channel X0 is written to the FIFO first is latched into the A0 register. So, for example, when the FIFO is empty, FD is 0 . Then the first result is latched into the FIFO register A0 is, therefore, chosen to be read next, and FD rises. After the first channel is read (1-3 read cycles depending on BYTE and ADD) FD goes LOW again.

## START OF A CONVERSION AND READING DATA

By bringing one, two, or all of the HOLDX signals LOW, the input data of the corresponding channel X is immediately placed in the hold mode (5ns). The conversion of this channel X follows with the next rising edge of clock. If it is important to detect a hold command during a certain clock-cycle, then the falling edge of the hold signal has to occur at least 10ns before the rising edge of clock, as shown in Figure $7, t_{D 1}$. The hold signal can remain LOW without initiating a new conversion. The hold signal has to be HIGH for at least 15 ns (as shown in Figure 7, $\mathrm{t}_{\mathrm{W} 2}$ ) before it is brought LOW again and hold has to stay LOW for at least 20ns (Figure 7, $\mathrm{t}_{\mathrm{w}}$ ).
Once a particular hold signal goes low, further impulses of this hold signal are ignored until the conversion is finished or the part is reset. When the conversion is finished (after 16 clock cycles) the sampling switches will close and sample the selected channel. The start of the next conversion must be delayed to allow the input capacitor of the ADS8364 to be fully charged. This delay time depends on the driving amplifier, but should be at least 800 ns .

The ADS8364 can also convert one channel continuously (see Figure 8). Therefore, $\overline{\text { HOLDA }}$ and $\overline{\text { HOLDC }}$ are kept HIGH all the time. To gain acquisition time, the falling edge of $\overline{\mathrm{HOLDB}}$ takes place just before the rising edge of clock. One conversion requires 20 clock cycles. Here, data is read after the next conversion is initiated by HOLDB. To read data from channel $B, A 1$ is set HIGH and $A 2$ is LOW. As A0 is LOW during the first reading ( $\mathrm{A} 2 \mathrm{~A} 1 \mathrm{~A} 0=010$ ) data B 0 is put to the output. Before the second $\overline{\mathrm{RD}}, \mathrm{A} 0$ switches HIGH (A2 $A 1 A 0=011$ ) so data from channel $B 1$ is read, as shown in Table II. However, reading data during the conversion or on a falling hold edge might cause a loss in performance.

| A2 | A1 | A0 | CHANNEL TO BE READ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | CHAO |
| 0 | 0 | 1 | CHA1 |
| 0 | 1 | 0 | CHB0 |
| 0 | 1 | 1 | CHB1 |
| 1 | 0 | 0 | CHC0 |
| 1 | 0 | 1 | CHC1 |
| 1 | 1 | 0 | Cycle mode reads registers |
|  |  |  | CHA0 through CHC1 on |
|  |  | 1 | successive transitions of the |
| 1 | 1 | read line. |  |
|  |  | FIFO Mode |  |

TABLE II. Address Control for $\overline{R D}$ Functions.

Reading data ( $\overline{\mathrm{RD}}, \overline{\mathbf{C S}}$ )——n general, the channel/data outputs are in tri-state. Both $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ have to be LOW to enable these outputs. $\overline{\mathrm{RD}}$ and $\overline{\mathrm{CS}}$ have to stay LOW together for at least 40 ns (see Timing Characteristics, $\mathrm{t}_{\mathrm{D}}$ ) before the output data is valid. $\overline{\mathrm{RD}}$ has to remain HIGH for at least 30 ns (see Timing Diagram, $\mathrm{t}_{\mathrm{W} 5}$ ) before bringing it back LOW for a subsequent read command.
16.5 clock-cycles after the start of a conversion (next rising edge of clock after the falling edge of HOLDX ), the new data is latched into its output register. Even if the ADS8364 is forced to wait until the read process is finished ( $\overline{\mathrm{RD}}$ signal going HIGH) before the new data gets latched into its output


FIGURE 7. Start of the Conversion.


FIGURE 8. Timing of one Conversion Cycle.


FIGURE 9. Timing for Reading Data.
register, the possibility still exists that the new data was latched to the output register just before the falling edge of $\overline{\mathrm{RD}}$. If a read process is initiated around 16.5 clock cycles after the conversion started, $\overline{\mathrm{RD}}$ and $\overline{\mathrm{CS}}$ should stay LOW for at least 50 ns (see Timing Diagram, $\mathrm{t}_{\mathrm{W6}}$ ) to get the new data stored to its register and switched to the output.
$\overline{\mathrm{CS}}$ being LOW tells the ADS8364 that the bus on the board is assigned to the ADS8364. If an ADC shares a bus with digital gates, there is a possibility that digital (high-frequency) noise will be coupled into the ADC. If the bus is just used by the ADS8364, $\overline{\mathrm{CS}}$ can be hardwired to ground. Reading data at the falling edge of one of the HOLDX signals might cause noise.
BYTE-If there is only an 8-bit bus available on a board, then BYTE can be set HIGH. (see Figure 11) In this case, the lower 8 bits can be read at the output pins D15 to D8 or D7 to DO at the first $\overline{\mathrm{RD}}$ signal and the higher bits after the second $\overline{\mathrm{RD}}$ signal. If the ADS8364 is used in the cycle or the FIFO mode, then the address and a data valid information is added to the data if ADD is HIGH. In this case, the address will be read first, then the lower 8 bits, and finally the higher 8 bits.

If BYTE is LOW, then the ADS8364 operates in the 16-bit output mode. Here, data is read between the pins DB15 and DB0. As long as ADD is LOW, with every $\overline{\mathrm{RD}}$-impulse, data from a new channel is brought to the output. If ADD is HIGH, and the cycle or the FIFO mode is chosen; the first output word will contain the address, while the second output word contains the 16 -bit data.
ADD-Signal-In the cycle and the FIFO mode, it might be desirable to have address information with the 16-bit output data. Therefore, ADD can be set HIGH. In this case, two (or three readings if the part is operated with byte being HIGH) $\overline{\mathrm{RD}}$-signals are necessary to read data of one channel, while the ADS8364 provides channel information on the first $\overline{\mathrm{RD}}$ signal (see Table III and Table IV).
The signals ADD, A0, A1, A2, $\overline{R E S E T}, \overline{H O L D A}, \overline{H O L D B}$, and $\overline{\mathrm{HOLDC}}$ are accessible through the data bus and control word. All these pins are in OR configuration with hardware pins. When software configuration is used, the corresponding pins must be connected to ground or the power supply. When the MSB is HIGH, the device is in the configuration mode. MSB LOW will start conversion or reset the part.


FIGURE 10. Ideal Conversion Characteristics (Condition: Single-Ended, $\mathrm{VCM}=\operatorname{ch} X X-=2.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}$ )


FIGURE 11. Reading Data in Cycling Mode.

| ADD = 0 | BYTE = 0 |  | BYTE = 1 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A2 A1 A0 | 1st RD | 2nd RD | 1st RD | 2nd RD | 3rd RD |  |
| 000 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |  |
| 001 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |  |
| 010 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |  |
| 011 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |  |
| 100 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |  |
| 101 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |  |
| 110 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |  |
| 111 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |  |

TABLE III. Overview of the Output Formats Depending on the Mode (Case ADD = 0).

The HOLD signals will start conversion automatically on the next clock cycle. The format of the two words that can be writing to ADS8364 are shown in Table V.

## GETTING DATA

Flexible output modes: (A0, A1, A2)
The ADS8364 has three different output modes that are selected with $\mathrm{A} 2, \mathrm{~A} 1$, and A 0 .
With (A2 A1 A0) $=000$ to 101, a particular channel can directly be addressed (see Table II and Figure 9). The channel address should be set at least 10 ns (see Figure 9, $\mathrm{t}_{\mathrm{Dg}}$ ) before the falling edge of $\overline{\mathrm{RD}}$ and should not change as long as $\overline{\mathrm{RD}}$ is LOW. In this standard address mode, ADD will be ignored, but should be connected to either ground or supply.
With $(A 2 A 1 A 0)=110$, the interface is running in a cycle mode (see Figure 11). Here, data 7 down to 0 of channel A0 is read on the first $\overline{\mathrm{RD}}$-signal and 15 down to 8 on the second as BYTE is HIGH. Then A 1 on the second, followed by B0, $\mathrm{B} 1, \mathrm{C} 0$, and finally, C1 before reading A0 again. Data from channel A0 is brought to the output first after a reset-signal or after powering the part up. The third mode is a FIFO mode that is addressed with (A2 A1 A0 = 111). Data of the channel that is converted first will be read first. So, if a particular channel pair is most interesting and is converted more frequently (e.g., to get a history of a particular channel pair) then there are three output registers per channel available to store data.

If all the output registers are filled up with unread data and new data from an additional conversion has to get latched in, then the oldest data gets thrown away. If a read process is going on ( $\overline{\mathrm{RD}}$-signal LOW) and new data has to be stored, then the ADS8364 will wait until the read process is finished ( $\overline{\mathrm{RD}}$-signal going HIGH) before the new data gets latched into its output register. Again, with the ADD signal, it can be chosen if the address should be added to the output data.

New data is always written into the next available register. At $t_{0}$ (see Figure 12), the reset deletes all the existing data. At $t_{1}$, the new data of the channels A0 and A1 are put into registers 0 and 1. At $t_{2}$, the read process of channel $A 0$ data is finished. Therefore, this data is dumped and A1 data is shifted to register 0 . At $t_{3}$, new data is available, this time from channels $B 0, B 1$, C 0 and C 1 . This data is written into the next available registers (registers 1, 2, 3, and 4).
On $t_{4}$, the new read process of channel A1 data is finished. The new data of channel C0 and C1 at $t_{5}$ is put on top (registers 4 and 5).
In Cycle mode and in FIFO mode, the ADS8364 offers the ability to add the address of the channel to the output data. As there is just a 16-bit bus available (or 8-bit bus in the case byte is HIGH), an additional ( $\overline{\mathrm{RD}}$-signal is necessary to get the information (see Table III and Table IV).
The Output Code (DB15...DB0)-In the standard address mode (A2 A1 A0 = 000...101), the ADS8364 has a 16-bit output word on pins DB15...DB0 if BYTE $=0$. If BYTE $=1$ then two $\overline{\mathrm{RD}}$-impulses are necessary to first read the lower bits then the higher bits on either DB7...DB0 or DB15...DB8.
The address of the channel (a2a1a0) and a data valid (dv) bit is added to the data if the ADS8364 is operated in the cycle or in the FIFO-mode and ADD is set HIGH. If BYTE $=0$, then the data valid and the address of the channel is active during the first ( $\overline{\mathrm{RD}}$-impulse (1000 00000000 dv a2 a1 a0). During the second ( $\overline{\mathrm{RD}}$, the 16-bit data word can be read (db15...db0). If $\operatorname{BYTE}=1$, then three ( $\overline{R D}$-impulses are needed. On the first one, data valid, the three address bits and the data bits db3...db0 (dv, a2, a1, a0, db3, db2, db1, db0) are read, followed by the eight lower bits of the 16-bit data word

| ADD $=1$ | BYTE $=0$ |  | BYTE = 1 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A2A1A0 | 1st RD | 2nd RD | 1st RD | 2nd RD | 3rd RD |
| 000 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |
| 001 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |
| 010 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |
| 011 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |
| 100 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |
| 101 | db15...db0 | no 2nd RD | db7...db0 | db15...db8 | no 3rd RD |
| 110 | 100000000000 dv a2 a1 a0 | db15...db0 | dv a 2 a 1 a 0 db 3 db 2 db 0 | db7...db0 | db15...db8 |
| 111 | 100000000000 dv a2 a1 a0 | db15...db0 | dv a2 a1 a0 db3 db2 db0 | db7...db0 | db15...db8 |

TABLE IV. Overview Over the Output formats Depending on the Mode in Case ADD = 1

| DB7 (MSB) | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 (LSB) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $X$ | $X$ | $X$ | ADD | A2 | A1 | A0 |
| 0 | $X$ | $X$ | $X$ | RESET | HOLDA | HOLDB | HOLDC |

TABLE V. Data Register Bits.


FIGURE 12. Functionality Diagram of FIFO Registers.
(db7...db0) and finally the higher eight data bits (db15...db8). 100000000000 is added before the address in case BYTE = 0 and db3...db0 after the address if BYTE $=1$. This provides the possibility to check if the counting of the $\overline{\mathrm{RD}}$ signals inside the ADS8364 are still tracking with the external interface (see Table III and Table IV).

The data valid bit is useful for the FIFO mode. Valid data can simply get read until dv turns 0 . The three address bits are listed in Table VI. If the FIFO is empty, 16 zeroes are put to the output.

|  | a2 | a1 | a0 |
| :--- | :---: | :---: | :---: |
| Data From Channel A0 | 0 | 0 | 0 |
| Data From Channel A1 | 0 | 0 | 1 |
| Data From Channel B0 | 0 | 1 | 0 |
| Data From Channel B1 | 0 | 1 | 1 |
| Data From Channel C0 | 1 | 0 | 0 |
| Data From Channel C1 | 1 | 0 | 1 |

TABLE VI. Address Bit in the Output Data.

## LAYOUT

For optimum performance, care should be taken with the physical layout of the ADS8364 circuitry. This is particularly true if the CLK input is approaching the maximum throughput rate.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just prior to latching the output of the analog comparator. Thus, driving any single conversion for an $n$-bit SAR converter, there are n windows in which large external transient voltages can affect the conversion result. Such glitches might originate from switch-
ing power supplies, nearby digital logic, or high-power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. Their error can change if the external event changes in time with respect to the CLK input.
With this in mind, power to the ADS8364 should be clean and well-bypassed. A $0.1 \mu \mathrm{~F}$ ceramic bypass capacitor should be placed as close to the device as possible. In addition, a $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ capacitor is recommended. If needed, an even larger capacitor and a $5 \Omega$ or $10 \Omega$ series resistor may be used to lowpass filter a noisy supply. On average, the ADS8364 draws very little current from an external reference as the reference voltage is internally buffered. A bypass capacitor of $0.1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ are suggested when using the internal reference (tie pin 61 directly to pin 62).

## GROUNDING

The AGND and DGND pins should be connected to a clean ground point. In all cases, this should be the analog ground. Avoid connections that are too close to the grounding point of a microcontroller or digital signal processor. If required, run a ground trace directly from the converter to the powersupply entry point. The ideal layout will include an analog ground plane dedicated to the converter and associated analog circuitry. Three signal ground pins, SGND, are the input signal grounds which are on the same potential as analog ground.

## APPLICATION INFORMATION

In Figures 13 through 18, different connection diagrams to DSPs or micro-controllers are shown.


FIGURE 13. Typical C28xx Connection (Hardware Control).


FIGURE 14. Typical C28xx Connection (Software Control).


FIGURE 15. Typical C54xx Connection (FIFO with Hardware Control).


FIGURE 16. Typical C67xx Connection (Cycle Mode - Hardware Control).


FIGURE 17. Typical C67xx Connection (Software Control).


FIGURE 18. Typical MSP430x1xx Connection (Cycle Mode - Hardware Control).

## Revision History

| DATE | REVISION | PAGE | SECTION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :--- |
| $8 / 06$ | C | 1 | - | Changed Throughput Rate from 250kHz to 250kSPS throughout document. |
|  |  | 2 | Dissipation Ratings Table | Changed package from DGK to PAG. |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

InSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/ Ball Finish | MSL Peak Temp ${ }^{(3)}$ | Samples <br> (Requires Login) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8364Y/250 | ACTIVE | TQFP | PAG | 64 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-3-260C-168 HR |  |
| ADS8364Y/250G4 | ACTIVE | TQFP | PAG | 64 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-3-260C-168 HR |  |
| ADS8364Y/2K | ACTIVE | TQFP | PAG | 64 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-3-260C-168 HR |  |
| ADS8364Y/2KG4 | ACTIVE | TQFP | PAG | 64 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-3-260C-168 HR |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability formation and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between he die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): Tl defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
mportant Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION

REEL DIMENSIONS


W1

TAPE AND REEL INFORMATION
*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | $\mathbf{W}$ <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8364Y/250 | TQFP | PAG | 64 | 250 | 330.0 | 24.4 | 13.0 | 13.0 | 1.5 | 16.0 | 24.0 | Q2 |
| ADS8364Y/2K | TQFP | PAG | 64 | 2000 | 330.0 | 24.4 | 13.0 | 13.0 | 1.5 | 16.0 | 24.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8364Y/250 | TQFP | PAG | 64 | 250 | 367.0 | 367.0 | 45.0 |
| ADS8364Y/2K | TQFP | PAG | 64 | 2000 | 367.0 | 367.0 | 45.0 |



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-026

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in Tl's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.
TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Tl is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, Tl's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

## Products

| Audio | www.ti.com/audio |
| :---: | :---: |
| Amplifiers | amplifier.ti.com |
| Data Converters | dataconverter.ti.com |
| DLP® Products | www.dlp.com |
| DSP | dsp.ti.com |
| Clocks and Timers | www.ti.com/clocks |
| Interface | interface.ti.com |
| Logic | logic.ti.com |
| Power Mgmt | power.ti.com |
| Microcontrollers | $\underline{\text { microcontroller.ti.com }}$ |
| RFID | www.ti-rfid.com |
| OMAP Mobile Processors | www.ti.com/omap |
| Wireless Connectivity | www.ti.com/wirelessconnectivity |

## Applications

| Automotive and Transportation | www.ti.com/automotive |
| :---: | :---: |
| Communications and Telecom | www.ti.com/communications |
| Computers and Peripherals | www.ti.com/computers |
| Consumer Electronics | www.ti.com/consumer-apps |
| Energy and Lighting | www.ti.com/energy |
| Industrial | www.ti.com/industrial |
| Medical | www.ti.com/medical |
| Security | www.ti.com/security |
| Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Video and Imaging | www.ti.com/video |
| TI E2E Community | e2e.ti.com |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated

