# 14-Channel GAMMA VOLTAGE GENERATOR with Programmable $\mathrm{V}_{\text {COM }}$ Outputs and OTP Memory 

## FEATURES

- 14-CHANNEL GAMMA CORRECTION
- $2 \mathrm{~V}_{\text {сом }}$ OUTPUTS
- ON-CHIP OTP MEMORY
- 10-BIT RESOLUTION
- RAIL-TO-RAIL OUTPUT
- LOW SUPPLY CURRENT: $1 \mathrm{~mA} / \mathrm{ch}$
- SUPPLY VOLTAGE: 8.5V to 18 V
- DIGITAL SUPPLY: 2.0V to 5.5 V
- INDUSTRY-STANDARD, TWO-WIRE INTERFACE: 3.4MHz HIGH-SPEED MODE
- HIGH ESD RATING: 4kV HBM, 1kV CDM, 200V MM
- DEMO BOARD AND SOFTWARE AVAILABLE



## APPLICATIONS

- REPLACES RESISTOR-BASED GAMMA SOLUTIONS
- TFT-LCD REFERENCE DRIVERS
- DYNAMIC GAMMA CONTROL


## DESCRIPTION

The BUF16820 is a programmable voltage reference generator designed for gamma correction in TFT-LCD panels. It provides 14 programmable outputs and two $V_{\text {com }}$ channels, each with 10 -bit resolution. It offers on-chip, one-time programmable (OTP) memory that allows the user to store the gamma voltages on-chip. This eliminates the need for an external EEPROM.
This programmability replaces the traditional, timeconsuming process of changing resistor values to optimize the various gamma voltages, and allows designers to determine the correct gamma voltages for a panel very quickly. Required voltage changes can also be easily implemented without changing the hardware.
The BUF16820 uses TI's latest, small-geometry analog CMOS process, which makes it a very competitive choice for full production, not just evaluation.
Programming of each output occurs through an industrystandard, two-wire serial interface. Unlike existing programmable buffers, the BUF16820 offers a high-speed mode that allows clock speeds up to 3.4 MHz .
For devices with a lower or higher channel count, please contact your local sales or marketing representative.
The BUF16820 is available in an HTSSOP-32 PowerPADTM package. It is specified from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## BUF16820 RELATED PRODUCTS

| FEATURES | PRODUCT |
| :--- | :--- |
| 18-Channel Programmable, Two $\mathrm{V}_{\text {COM }}$ Channels, Memory | BUF20820 |
| 12-Channel Programmable Buffer, 10-Bit | BUF12800 |
| Programmable $\mathrm{V}_{\text {COM }}$ | BUF01900 |
| $10+1$ Channel Gamma Buffer, 22V Supply Voltage | BUF11705 |
| Complete LCD DC/DC Solution | TPS651xx |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PowerPAD is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

SBOS356B - FEBRUARY 2006 - REVISED JANUARY 2008

A
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD | PACKAGE <br> DESIGNATOR | PACKAGE <br> MARKING |
| :---: | :---: | :---: | :---: |
| BUF16820 | HTSSOP-32 | DAP | BUF16820 |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS(1)

| Supply Voltage, $\mathrm{V}_{\text {S }}$ | +19V |
| :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\text {SD }}$ | +6V |
| Signal Input Terminals, SCL, SDA, |  |
| Voltage | -0.5 V to +6 V |
| Current | ..... $\pm 10 \mathrm{~mA}$ |
| Output Short Circuit(2) | Continuous |
| Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $+125^{\circ} \mathrm{C}$ |
| ESD Rating: |  |
| Human Body Model (HBM) | 4 kV |
| Charged-Device Model (CDM) | 1kV |
| Machine Model (MM) | . 200V |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.
(2) Short-circuit to ground.

## PIN CONFIGURATION



## ELECTRICAL CHARACTERISTICS

Boldface limits apply over the specified temperature range, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=18 \mathrm{~V}, \mathrm{~V}_{\mathrm{SD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REFH}}=17 \mathrm{~V}, \mathrm{~V}_{\mathrm{REFL}}=1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1.5 \mathrm{k} \Omega$ connected to ground, and $\mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$, unless otherwise noted.

| PARAMETER |  | CONDITIONS |  | UF16820 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| ANALOG |  |  |  |  |  |  |  |
| Gamma Output Swing-High |  | OUT1-9, REFH OUT, Sourcing 10mA, V ${ }_{\text {REFH }}=17.8 \mathrm{~V}$, Code 1023 | 17.7 | 17.8 |  | V |
|  |  | OUT10-14, REFL OUT, Sourcing 10mA, VREFH $=17.8 \mathrm{~V}$, Code 1023 | 17.0 | 17.2 |  | V |
| Gamma Output Swing-Low |  | OUT1-9, REFH OUT, Sinking 10mA, VREFL $=0.2 \mathrm{~V}$, Code 00 |  | 0.6 | 1.0 | V |
|  |  | OUT10-14, REFL OUT, Sinking 10mA, $\mathrm{V}_{\text {REFL }}=0.2 \mathrm{~V}$, Code 00 |  | 0.2 | 0.3 | V |
| $\mathrm{V}_{\text {com }}$ Buffer Output Swing-High |  | $\mathrm{V}_{\text {COM }}$, Sourcing $100 \mathrm{~mA}, \mathrm{~V}_{\text {REFH }}=17.8 \mathrm{~V}$ | 13 | 15.5 |  | V |
| $\mathrm{V}_{\text {COM }}$ Buffer Output Swing-Low <br> Output Current |  | $\mathrm{V}_{\text {COM }}$, Sinking $100 \mathrm{~mA}, \mathrm{~V}_{\text {REFL }}=0.2 \mathrm{~V}$ |  | 1 | 2 | V |
|  |  | All Channels, Code 512, Sinking/Sourcing | See Typical Characteristic Curve |  |  |  |
| REFH Input Range(1) |  |  | 4 |  | $V_{S}$ | V |
| REFL Input Range(1) |  |  | GND |  | $\mathrm{V}_{\mathrm{S}}-4$ | V |
| Integral Nonlinearity | INL | No Load, $\mathrm{V}_{\text {REFH }}=17 \mathrm{~V}, \mathrm{~V}_{\text {REFL }}=1 \mathrm{~V}$ |  | 0.3 | 1.5 | Bits |
| Differential Nonlinearity $\quad$ DNLGain Error |  | No Load, $\mathrm{V}_{\text {REFH }}=17 \mathrm{~V}, \mathrm{~V}_{\text {REFL }}=1 \mathrm{~V}$ |  | 0.3 | 1 | Bits |
|  |  |  |  |  | 0.12 |  | \% |
| Program-to-Out Delay | $t_{D}$ |  |  | 5 |  | $\mu \mathrm{s}$ |
| Output Accuracy | $\mathrm{R}_{\text {INH }}$ | No Load, $\mathrm{V}_{\text {REFH }}=17 \mathrm{~V}, \mathrm{~V}_{\text {REFL }}=1 \mathrm{~V}$ |  | $\pm 20$ | $\pm 50$ | mV |
| Input Resistance at REFH and REFL |  |  |  | $\pm 25$ |  | mV |
|  |  |  |  | 100 |  | $\mathrm{M} \Omega$ |
| Load Regulation, All References | REG | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {S }} / 2$, I IOUT $=+5 \mathrm{~mA}$ to -5 mA Step |  | 0.5 | 1.5 | $\mathrm{mV} / \mathrm{mA}$ |
| 40 mA , All Channels |  | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {S }} / 2, \mathrm{I}_{\text {SINKING }}=40 \mathrm{~mA}$, $\mathrm{I}_{\text {SOURCING }}=40 \mathrm{~mA}$ |  | 0.5 | 1.5 | $\mathrm{mV} / \mathrm{mA}$ |
| ANALOG POWER SUPPLY |  | No Load | 8.5 | 18 |  |  |
| Operating Range | $\mathrm{V}_{S}$ |  |  |  | 18 | V |
| Total Analog Supply Current over Temperature | Is |  |  |  | 28 | mA |
|  |  |  |  |  | 28 | mA |
| DIGITAL |  | ISINK $=3 \mathrm{~mA}$Standard/Fast ModeHigh-Speed Mode | $0.7 \cdot V_{S D}$ | $\begin{gathered} 0.15 \\ \pm 0.01 \end{gathered}$ |  |  |
| Logic 1 Input Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  |  |  |  | V |
| Logic 0 Input Voltage | $V_{\text {IL }}$ |  |  |  | $0.3 \cdot \mathrm{~V}_{\text {SD }}$ | V |
| Logic 0 Output Voltage | VOL |  |  |  | 0.4 | V |
| Input Leakage |  |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Clock Frequency | $\mathrm{f}_{\text {CLK }}$ |  |  |  | 400 | kHz |
|  |  |  |  |  | 3.4 | MHz |
| DIGITAL POWER SUPPLY |  | No-Load, Two-Wire Bus Inactive | 2.0 |  |  |  |
| Operating Voltage Range | $\begin{gathered} \mathrm{V}_{\mathrm{SD}} \\ \mathrm{I}_{\mathrm{SD}} \end{gathered}$ |  |  |  | 5.5 | V |
| Digital Supply Current ${ }^{(2)}$ |  |  |  | 25 | 50 | $\mu \mathrm{A}$ |
| over Temperature |  |  |  | 100 |  | $\mu \mathrm{A}$ |
| TEMPERATURE |  | Junction Temperature $<+125^{\circ} \mathrm{C}$ |  |  |  |  |
| Specified Temperature Range |  |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature Range |  |  | -40 |  | +95 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range |  |  | -65 |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Resistance, HTSSOP-32 |  |  |  |  |  |  |
| Junction-to-Ambient | $\theta \mathrm{JA}$ |  |  | 25 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction-to-Case | $\theta_{\mathrm{JC}}$ |  |  | 10 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) See the REFH and REFL Input Range section in the Application Information.
(2) See typical characteristic curve, Digital Supply Current vs Two-Wire Bus Activity.

TYPICAL CHARACTERISTICS
At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=18 \mathrm{~V}, \mathrm{~V}_{\mathrm{SD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REFH}}=17 \mathrm{~V}, \mathrm{~V}_{\mathrm{REFL}}=1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1.5 \mathrm{k} \Omega$ connected to ground, and $\mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$, unless otherwise noted.


Figure 1


Time ( $1 \mu \mathrm{~s} / \mathrm{div}$ )
Figure 3


Figure 5


Figure 2


Figure 4


Figure 6

## APPLICATIONS INFORMATION

The BUF16820 programmable voltage reference allows fast and easy adjustment of 14 programmable reference outputs and two channels for $\mathrm{V}_{\text {сом }}$ adjustment, each with 10 -bit resolution. It allows very simple, time-efficient adjustment of the gamma reference and $\mathrm{V}_{\text {COM }}$ voltages. The BUF16820 is programmed through a high-speed, standard, two-wire interface. The BUF16820 features a double-register structure for each DAC channel to simplify the implementation of dynamic gamma control. This structure allows pre-loading of register data and rapid updating of all channels simultaneously.
Buffers $1-9$ are able to swing to within 200 mV of the positive supply rail, and to within 0.6 V of the negative supply rail. Buffers $10-14$ are able to swing to within 0.8 V of the positive supply rail and to within 200 mV of the negative supply rail.
The BUF16820 can be powered using an analog supply voltage from 8.5 V to 18 V , and a digital supply from 2 V to 5.5 V . The digital supply must be applied prior to, or simultaneously with, the analog supply to avoid excessive current and power consumption; damage to the device may occur if it is left connected only to the analog supply for extended periods of time. Figure 7 shows the power supply timing requirements.


Figure 7. Power Supply Timing Requirements
Figure 8 shows the BUF16820 in a typical configuration. In this configuration, the BUF16820 device address is 74h. The output of each digital-to-analog converter (DAC) is immediately updated as soon as data are received in the corresponding register ( $\mathrm{LD}=0$ ). For maximum dynamic range, set $\mathrm{V}_{\text {REFH }}=\mathrm{V}_{\mathrm{S}}-0.2 \mathrm{~V}$, and $\mathrm{V}_{\text {REFL }}=\mathrm{GND}+0.2 \mathrm{~V}$.

## TWO-WIRE BUS OVERVIEW

The BUF16820 communicates through an industrystandard, two-wire interface to receive data in slave mode. This standard uses a two-wire, open-drain interface that supports multiple devices on a single bus. Bus lines are driven to a logic low level only. The device that initiates the
communication is called a master, and the devices controlled by the master are slaves.The master generates the serial clock on the clock signal line (SCL), controls the bus access, and generates the START and STOP conditions.
To address a specific device, the master initiates a START condition by pulling the data signal line (SDA) from a HIGH to a LOW logic level while SCL is HIGH. All slaves on the bus shift in the slave address byte, with the last bit indicating whether a read or write operation is intended. During the 9th clock pulse, the slave being addressed responds to the master by generating an acknowledge and pulling SDA LOW.
Data transfer is then initiated and eight bits of data are sent followed by an acknowledge bit. During data transfer, SDA must remain stable while SCL is HIGH. Any change in SDA while SCL is HIGH will be interpreted as a START or STOP condition.
Once all data has been transferred, the master generates a STOP condition indicated by pulling SDA from LOW to HIGH while SCL is HIGH.
The BUF16820 can act only as a slave device; therefore, it never drives SCL. The SCL pin is only an input for the BUF16820. Table 1 and Table 2 summarize the address and command codes, respectively, for the BUF16820.

Table 1. Quick-Reference Table of Addresses

| DEVICE/COMPONENT | ADDRESS |
| :---: | :---: |
| BUF16820 Address: |  |
| A0 pin is LOW <br> (device will acknowledge on address 74h) | 1110100 |
| A0 pin is HIGH <br> (device will acknowledge on address 75h) | 1110101 |

Table 2. Command Codes Quick-Reference

| COMMAND | CODE |
| :---: | :--- |
| General Call Reset | Address byte of 00 h followed by a data byte <br> of 06h. |
| High-Speed Mode | 00001xxx, with $\mathrm{SCL} \leq 400 \mathrm{kHz}$; where $x x x$ <br> are bits unique to the Hs-capable master. <br> This byte is called the Hs master code. |

## ADDRESSING THE BUF16820

The address of the BUF16820 is $111010 x$, where $x$ is the state of the AO pin. When the AO pin is LOW, the device will acknowledge on address 74 h (1110100). If the A0 pin is HIGH, the device will acknowledge on address 75 h (1110101).

Other valid addresses are possible through a simple mask change. Contact your TI representative for information.


NOTES: (1) RC combination optional.
(2) $\mathrm{GND}_{\mathrm{D}}$ and $\mathrm{GND}_{\mathrm{A}}$ must be connected together.
(3) Connecting a capacitor to this node is not recommended.

Figure 8. Typical Application Configuration

## DATA RATES

The two-wire bus operates in one of three speed modes:

- Standard-allows a clock frequency of up to 100 kHz ;
- Fast—allows a clock frequency of up to 400 kHz ;
- High-speed-allows a clock frequency of up to 3.4 MHz .

The BUF16820 is fully compatible with all three modes. No special action is required to use the device in Standard or Fast modes, but High-speed (Hs) mode must be activated. To activate Hs mode, send a special address byte of $00001 x x x$, with $\mathrm{SCL}=400 \mathrm{kHz}$, following the START condition; where $x x x$ are bits unique to the Hs-capable master, which can be any value. This byte is called the Hs master code. (Note that this is different from normal address bytes-the low bit does not indicate read/write status.) The BUF16820 will respond to the Hs command regardless of the value of these last three bits. The BUF16820 will not acknowledge this byte; the communication protocol prohibits acknowledgement of the Hs master code. Upon receiving a master code, the BUF16820 will switch on its Hs mode filters, and communicate at up to 3.4 MHz . Additional high-speed transfers may be initiated without resending the Hs mode byte by generating a repeat START without a STOP. The BUF16820 will switch out of Hs mode with the next STOP condition.

## GENERAL CALL RESET AND POWER-UP

The BUF16820 responds to a General Call Reset, which is an address byte of 00h (0000 0000) followed by a data byte of 06h (0000 0110). The BUF16820 acknowledges both bytes. Upon receiving a General Call Reset, the BUF16820 performs a full internal reset, as though it had been powered off and then on. It always acknowledges the General Call address byte of 00h (0000 0000), but does not acknowledge any General Call data bytes other than 06h (0000 0110).

The BUF16820 automatically performs a reset upon power-up. As part of the reset, the BUF16820 is configured for all outputs to change either to the programmed OTP memory values, or to 0000 if the OTP values have not been programmed.

The BUF16820 resets all outputs to the OTP memory values (or to 0000 if the OTP values have not been programmed) when the device address is sent, followed by a valid DAC address with bits D7 to D5 set to '100'. If these bits are set to '010', only the DAC being addressed in this most significant byte and the following least significant byte will be reset.

## OUTPUT VOLTAGE

Buffer output values are determined by the reference voltages ( $\mathrm{V}_{\text {REFH }}$ and $\mathrm{V}_{\text {REFL }}$ ) and the decimal value of the binary input code used to program that buffer. The value is calculated using Equation (1):

$$
\begin{equation*}
\mathrm{V}_{\text {OUT }}=\left[\frac{\mathrm{V}_{\text {REFH }}-\mathrm{V}_{\text {REFL }}}{1024} \times \text { Decimal Value of Code }\right]+\mathrm{V}_{\text {REFL }} \tag{1}
\end{equation*}
$$

The valid voltage ranges for the reference voltages are:

$$
\begin{equation*}
4 \mathrm{~V} \leq \mathrm{V}_{\text {REFH }} \leq \mathrm{V}_{\mathrm{S}}-0.2 \mathrm{~V} \text { and } 0.2 \mathrm{~V} \leq \mathrm{V}_{\text {REFL }} \leq \mathrm{V}_{\mathrm{S}}-4 \mathrm{~V} \tag{2}
\end{equation*}
$$

The BUF16820 outputs are capable of a full-scale voltage output change in typically $5 \mu$ - no intermediate steps are required.

## OUTPUT LATCH

Updating the DAC register is not the same as updating the DAC output voltage, because the BUF16820 features a double-buffered register structure. There are three methods for latching transferred data from the storage registers into the DACs to update the DAC output voltages.
Method 1 requires externally setting the latch pin (LD) LOW, LD = LOW, which updates each DAC output voltage whenever its corresponding register is updated.
Method 2 externally sets LD = HIGH to allow all DAC output voltages to retain their values during data transfer until LD = LOW, which then simultaneously updates the output voltages of all DACs to the new register values. Use this method to transfer a future data set in advance to prepare for a very fast output voltage update.
Method 3 uses software control. LD is maintained HIGH, and all DACs are updated when the master writes a ' 1 ' in bit 15 and a ' 0 ' in bit 14 of any DAC register. The update occurs after receiving the 16-bit data for the currently-written register.
The General Call Reset or a reset upon power-up updates the DAC regardless of the state of the latch pin.

## ACQUIRE OF OTP MEMORY

A general acquire command updates all registers and DAC outputs to the values stored in OTP memory.

A single channel acquire command updates only the register and DAC output of the DAC corresponding to the DAC address used in the command.

## General Acquire Command

1. Send a START condition on the bus.
2. Send the device address and read/write bit $=$ LOW. The BUF16820 will acknowledge this byte.
3. Send a DAC address byte. Bits D7-D5 must be set to 100. Bits D4-D0 are any valid DAC address. Only addresses 00000 to 01101, 10010, 10011, and 10100 are valid and will be acknowledged. Table 3 shows the DAC addresses.
4. Send a STOP condition on the bus.

Following this command, all DAC registers and DAC outputs change to the OTP memory values.

## Single Channel Acquire Command

1. Send a START condition on the bus.
2. Send the device address and read/write bit = LOW. The BUF16820 will acknowledge this byte.
3. Send a DAC address byte using the DAC address corresponding to the DAC output and register to update with the OTP memory value. Bits D7-D5 must be set to 010. Bits D4-D0 denote the address. Only addresses 00000 to 01101, 10010, 10011, and 10100 are valid and will be acknowledged. Table 3 shows the DAC addresses.
4. Send a STOP condition on the bus.

See Figure 12 for the timing diagrams for the acquire commands.

Table 3. DAC Register Addresses

| DAC | ADDRESS |
| :---: | :---: |
| DAC_1 | 00000 |
| DAC_2 | 00001 |
| DAC_3 | 00010 |
| DAC_4 | 00011 |
| DAC_5 | 00100 |
| DAC_6 | 00101 |
| DAC_7 | 00110 |
| DAC_8 | 00111 |
| DAC_9 | 01000 |
| DAC_10 | 01001 |
| DAC_11 | 01010 |
| DAC_12 | 01011 |
| DAC_13 | 01100 |
| DAC_14 | 01101 |
| VCOM1 | 10010 |
| VCOM2 | 10011 |
| Write Disable Bit | 10100 |

## READ/WRITE OPERATIONS

Single or mutiple read and write operations can be done in a single communication transaction. Writing to a DAC register differs from writing to the OTP memory. Bits D15-D14 of the most significant byte of data determine if data will be written to the DAC register or the OTP memory.

See Figure 9 through Figure 11 for the timing diagrams and requirements for read/write commands.

## Read/Write: DAC register

The BUF16820 is able to read from a single DAC or multiple DACs, or write to the register of a single DAC or multiple DACs in a single communication transaction. DAC addresses begin with 00000 (corresponding to DAC_1) and continue through 01101 (corresponding to DAC_14). Addresses 10010 and 10011 correspond to $\mathrm{V}_{\text {COM1 }}$ and $\mathrm{V}_{\text {COM2 }}$, respectively. Address 10100 corresponds to the write disable bit.

Write commands are performed by setting the read/write bit LOW. Setting the read/write bit HIGH performs a read transaction.

## Writing:

## To write to a single DAC register:

1. Send a START condition on the bus.
2. Send the device address and read/write bit = LOW. The BUF16820 will acknowledge this byte.
3. Send the DAC or write disable bit address byte. Bits D7-D5 must be set to 0 . Bits D4-D0 denote the address. Only addresses 00000 to 01101, 10010, 10011, and 10100 are valid and will be acknowledged. Table 3 shows the DAC addresses.
4. Send two bytes of data for the specified register. Begin by sending the most significant byte first (bits D15-D8, of which only bits D9 and D8 are used, and bits D15-D14 must not be 01), followed by the least significant byte (bits D7-D0). For address 10100, only D0 has meaning. This bit is the write disable bit. The register is updated after receiving the second byte.
5. Send a STOP condition on the bus.

The BUF16820 acknowledges each data byte. If the master terminates communication early by sending a STOP or START condition on the bus, the specified register will not be updated. Updating the DAC register is not the same as updating the DAC output voltage; see the Output Latch section.

The process of updating multiple DAC registers begins the same as when updating a single register. However, instead of sending a STOP condition after writing the addressed register, the master continues to send data for the next register. The BUF16820 automatically and sequentially steps through subsequent registers as
additional data are sent. The process continues until all desired registers have been updated or a STOP condition is sent.

## To write to multiple DAC registers:

1. Send a START condition on the bus.
2. Send the device address and read/write bit = LOW. The BUF16820 will acknowledge this byte.
3. Send either the DAC_1 address byte to start at the first DAC, or send the address byte for whichever DAC will be the first in the sequence of DACs to be updated. The BUF16820 will begin with this DAC and step through subsequent DACs in sequential order.
4. Send the bytes of data. Begin by sending the most significant byte (bits D15-D8, of which only bits D9 and D8 have meaning, and bits D15-D14 must not be 01), followed by the least significant byte (bits D7-D0). The first two bytes are for the DAC addressed in step 3. Its register is automatically updated after receiving the second byte. The next two bytes are for the following DAC; that DAC register is updated after receiving the fourth byte. This process continues until the registers of all following DACs have been updated. The BUF16820 will continue to accept data for a total of 20 DACs; however, the four data sets following the 14th data set will be meaningless. The 19th and 20th data sets will apply to $\mathrm{V}_{\text {COM1 }}$ and $\mathrm{V}_{\text {COM2 }}$. The write disable bit cannot be accessed using this method. It must be written to using the write to a single DAC register procedure.
5. Send a STOP condition on the bus.

The BUF16820 acknowledges each byte. To terminate communication, send a STOP or START condition on the bus. Only DAC registers that have received both bytes of data will be updated.

## Reading:

Reading a DAC register returns the data stored in the DAC. This data can differ from the data stored in the DAC register; see the Output Latch section.

## To read the DAC value:

1. Send a START condition on the bus.
2. Send the device address and read/write bit $=$ LOW. The BUF16820 will acknowledge this byte.
3. Send the DAC address byte. Bits D7-D5 must be set to 0; Bits D4-D0 are the DAC address. Only addresses 00000 to 01101, 10010, 10011, and 10100 are valid and will be acknowledged. For address 10100, only D0 has meaning. This bit is the write disable bit.
4. Send a START or STOP/START condition.
5. Send correct device address and read/write bit $=$ HIGH. The BUF16820 will acknowledge this byte.
6. Receive two bytes of data. They are for the specified DAC. The first received byte is the most significant byte (bits D15-D8; only bits D9 and D8 have meaning), and the next byte is the least significant byte (bits D7-D0).
7. Acknowledge after receiving the first byte.
8. Send a STOP condition on the bus or do not acknowledge the second byte to end the read transaction.

Communication may be terminated by sending a premature STOP or START condition on the bus, or by not sending the acknowledge.

## To Read Multiple DACs:

1. Send a START condition on the bus.
2. Send the device address and read/write bit = LOW. The BUF16820 will acknowledge this byte.
3. Send either the DAC_1 address byte to start at the first DAC, or send the address byte for whichever DAC will be the first in the sequence of DACs to be read. The BUF16820 will begin with this DAC and step through subsequent DACs in sequential order. The BUF16820 will continue to accept data for a total of 20 DACs; however, the four data sets following the 14th data set will be meaningless. The 19th and 20th data sets will apply to $\mathrm{V}_{\text {COM } 1}$ and $\mathrm{V}_{\text {COM2 }}$.
4. Send a START or STOP/START condition on the bus.
5. Send correct device address and read/write bit $=$ HIGH. The BUF16820 will acknowledge this byte.
6. Receive two bytes of data. They are for the specified DAC. The first received byte is the most significant byte (bits D15-D8; only bits D9 and D8 have meaning), and the next byte is the least significant byte (bits D7-D0).
7. Acknowledge after receiving each byte.
8. When all desired DACs have been read, send a STOP or START condition on the bus.

Communication may be terminated by sending a premature STOP or START condition on the bus, or by not sending the acknowledge.
www.ti.com

## Write: OTP Memory for the DAC Register

The BUF16820 is able to write to the OTP memory of a single DAC, or multiple DACs in a single communication transaction. DAC addresses begin with 00000 (corresponding to DAC_1) through 01101 (corresponding to DAC_14). Addresses 10010 and 10011 correspond to $\mathrm{V}_{\text {COM1 }}$ and $\mathrm{V}_{\text {COM } 2}$, respectively. Address 10100 corresponds to the write disable bit.

When programming the OTP memory, the analog supply voltage must be between 8.5 V and 18 V .

Write commands are performed by setting the read/write bit LOW.

## To write to a single OTP register:

1. Send a START condition on the bus.
2. Send the device address and read/write bit = LOW. The BUF16820 will acknowledge this byte.
3. Send the DAC address byte. Bits D7-D5 must be set to 0. Bits D4-D0 are the DAC address. Only addresses 00000 to 01101, 10010, 10011, and 10100 are valid and will be acknowledged. Table 3 shows the DAC addresses.
4. Send two bytes of data for the OTP register of the specified DAC. Begin by sending the most significant byte first (bits D15-D8, of which only bits D9 and D8 are data bits, and bits D15-D14 must be 01), followed by the least significant byte (bits D7-D0). For address 10100, only D0 has meaning. This bit is the write disable bit. The register is updated after receiving the second byte.
5. Send a STOP condition on the bus.

The BUF16820 will acknowledge each data byte. If the master terminates communication early by sending a STOP or START condition on the bus, the specified OTP register will not be updated. Writing to an OTP register also updates the DAC register and output voltage.

## To write to multiple OTP registers:

1. Send a START condition on the bus.
2. Send the device address and read/write bit = LOW. The BUF16820 will acknowledge this byte.
3. Send either the DAC_1 address byte to start at the OTP register of the first DAC, or send the address byte for whichever DAC will be the first in the sequence to be updated. The BUF16820 will begin with the OTP register of this DAC and step through subsequent registers in sequential order.
4. Send the bytes of data. Begin by sending the most significant byte (bits D15-D8, of which only bits D9 and D8 have meaning, and bits D15-D14 must be 01), followed by the least significant byte (bits D7-D0). The first two bytes are for the OTP register of the DAC addressed in step 3 . This OTP register is automatically updated after receiving the second byte. The next two bytes are for the OTP register of the following DAC (bits D15-D14 must again be 01). That DAC OTP register is updated after receiving the fourth byte. This process continues until the registers of all following DAC OTP registers have been updated. The BUF16820 will continue to accept data for a total of 20 DACs; however, the four data sets following the 14th data set will be meaningless. The 19th and 20th data sets will apply to $\mathrm{V}_{\text {СОм } 1}$ and $\mathrm{V}_{\text {Сом2. }}$. The write disable bit cannot be accessed using this method. It must be written to using the write to a single OTP register procedure.
5. Send a STOP condition on the bus.

The BUF16820 will acknowledge each byte. To terminate communication, send a STOP or START condition on the bus. Only DAC registers that have received both bytes of data are programmed.

## OTP WRITE DISABLE

Writing a ' 1 ' in bit D0 of register 10100 disables all future writes. The state of this bit can be accessed the same as any other data bit. It is important to set this bit to ' 1 ' after the OTP registers have been programmed in order to prevent accidental changes to the OTP registers. Until bit D0 of register 10100 is set to ' 1 ', any OTP register bit can be changed from ' 0 ' to ' 1 '; however, once a bit is set to a ' 1 ', it cannot be set back to ' 0 '.


Figure 9. Timing Diagram for Write DAC Register


Figure 10. Timing Diagram for Read DAC Register


Figure 11. Timing Diagram for Write OTP Register


Figure 12. Timing Diagram for Acquire Operation

INSTRUMENTS
www.ti.com

## REPLACEMENT OF TRADITIONAL GAMMA BUFFER

Traditional gamma buffers rely on a resistor string (often using expensive $0.1 \%$ resistors) to set the gamma voltages. During development, the optimization of these gamma voltages can be time consuming. Programming these gamma voltages with the BUF16820 can significantly reduce the time required for gamma voltage optimization. The final gamma values can be written into the internal OTP memory to replace a traditional gamma buffer solution. Figure 13a shows the traditional resistor string approach; Figure 13b shows the more efficient alternative method using the BUF16820.

The BUF16820 uses the most advanced high-voltage CMOS process available today, which allows it to be competitive with traditional gamma buffers.

Programmability offers the following advantages:

- Shortens development time significantly.
- Increases reliability by eliminating more than 18 external components.
- Eliminates manufacturing variance between panels.
- Allows a single panel to be built for multiple customers, with loading of customer-dependent gamma curves during final production. This method significantly lowers inventory cost and risk, and simplifies inventory management.
- Allows demonstration of various gamma curves to LCD monitor makers by simply uploading a different set of gamma values.
- Allows simple adjustment of gamma curves during production to accommodate changes in the panel manufacturing process or end-customer requirements.
- Decreases cost and space.


Figure 13. Replacement of the Traditional Gamma Buffer

## PROGRAMMABLE VCOM

The $\mathrm{V}_{\text {COM }}$ channels of the BUF16820 can swing to 2.5 V from the positive supply rail while sourcing 100 mA , and to 1 V above the negative rail while sinking 100mA (see Figure 4, typical characteristic Output Voltage vs Output Current). The gamma and the $\mathrm{V}_{\text {Com }}$ values can be permanently stored in the internal OTP memory. The $\mathrm{V}_{\text {COM }}$ channels can be programmed independently from the gamma channels. Figure 14 shows the BUF16820 being used for $\mathrm{V}_{\text {COM }}$ voltages.


Figure 14. BUF16820 Used for Programmable $\mathrm{V}_{\text {com }}$

## REFH AND REFL INPUT RANGE

Best performance and output swing range of the BUF16820 are achieved by applying REFH and REFL voltages that are slightly below the power-supply voltages. Most specifications have been tested at REFH $=V_{S}-200 \mathrm{mV}$ and REFL $=G N D+200 \mathrm{mV}$. The REFH internal buffer is designed to swing very closely to $\mathrm{V}_{\mathrm{S}}$, and the REFL internal buffer to GND. However, there is a finite limit on how close they can swing before saturating. To avoid saturation of the internal REFH and REFL buffers, the REFH voltage should not be greater than $\mathrm{V}_{\mathrm{S}}-100 \mathrm{mV}$ and REFL voltage should not be lower than GND +100 mV . Figure 15 shows the swing capability of the REFH and REFL buffers.


Figure 15. Reference Buffer Output Voltage vs Output Current

The other consideration when trying to maximize the output swing capability of the gamma buffers is the limitation in the swing range of output buffers (OUT1-14, $\mathrm{V}_{\text {COM1 }}$, and $\mathrm{V}_{\text {СОм2 }}$ ), which depends on the load current. A typical load in the LCD application is 5 mA to 10 mA . For example, if OUT1 is sourcing 10 mA , the swing is typically limited to about $\mathrm{V}_{\mathrm{S}}-200 \mathrm{mV}$. The same applies to OUT14, which typically limits at GND +200 mV when sinking 10 mA . An increase in output swing can only be achieved for much lighter loads. For example, a 3 mA load typically allows the swing to be increased to approximately $\mathrm{V}_{\mathrm{S}}-100 \mathrm{mV}$ and GND +100 mV .
Connecting REFH directly to $\mathrm{V}_{S}$ and REFL directly to GND does not damage the BUF16820. As discussed above, however, the output stages of the REFH and REFL buffers will saturate. This condition is not desirable and can result in a small error in the measured output voltages of OUT1-14, $\mathrm{V}_{\text {сом1 }}$, and $\mathrm{V}_{\text {сом2 }}$. As described above, this method of connecting REFH and REFL does not help to maximize the output swing capability.

## CONFIGURATION FOR 16 GAMMA CHANNELS

The $\mathrm{V}_{\text {сом }}$ outputs can be used as additional gamma references in order to achieve two additional gamma channels ( 16 total). The $\mathrm{V}_{\text {com }}$ outputs will behave the same as the OUT1-9 outputs when sourcing or sinking smaller currents (see the Typical Characteristics, Figure 4). The $\mathrm{V}_{\text {com }}$ outputs are better able to swing to the positive rail than to the negative rail. Therefore, it is better to use the $\mathrm{V}_{\text {COM }}$ outputs for higher reference voltages, as shown in Figure 16.

## CONFIGURATION FOR 18 GAMMA CHANNELS

In addition to the $\mathrm{V}_{\text {COM }}$ outputs, the REFH and REFL OUT outputs can also be used as fixed gamma references. The output voltage is set by the REFH and REFL input
voltages, respectively. Therefore, REFH OUT should be used for the highest voltage gamma reference, and REFL OUT for the lowest voltage gamma reference. An 18 -channel solution can be created by using all 14 outputs, the two $\mathrm{V}_{\text {сом }}$ outputs, and both REFH/L OUT outputs for gamma references; see Figure 17. However, the REFH and REFL OUT buffers were designed to only drive light loads on the order of 5 mA to 10 mA . Driving capacitive loads is not recommended with these buffers. In addition, the REFH and REFL buffers must not be allowed to saturate from sourcing/sinking too much current from REFH OUT or REFL OUT. Saturation of the REFH and REFL buffers results in errors in the voltages of OUT1-14, $\mathrm{V}_{\text {COM1 }}$, and $\mathrm{V}_{\text {Сом2 }}$. The BUF01900 can be used to provide a programmable $\mathrm{V}_{\text {сом }}$ output.


Figure 16. 16 Gamma Channel Solution-2 $\mathrm{V}_{\text {сом }}$ Channels Used as Additional Gamma Channels


Figure 17. 18-Gamma Channel Solution

## DYNAMIC GAMMA CONTROL

Dynamic gamma control is a technique used to improve the picture quality in LCD TV applications. The brightness in each picture frame is analyzed and the gamma curves are adjusted on a frame-by-frame basis. The gamma curves are typically updated during the short vertical blanking period in the video signal. Figure 18 shows a block diagram using the BUF16820 for dynamic gamma control and $\mathrm{V}_{\text {Сом }}$ output.

The BUF16820 is ideally suited for rapidly changing the gamma curves because of its unique topology:

- Double register input structure to the DAC.
- Fast serial interface.
- Simultaneous updating of all DACs by software. See the Read/Write Operations and the Output Latch sections.

The double register input structure saves programming time by allowing updated DAC values to be pre-loaded into the first register bank. Storage of this data can occur while a picture is still being displayed. Since the data are only stored into the first register bank, the DAC output values remain unchanged-the display is unaffected. During the vertical sync period, the DAC outputs (and therefore, the gamma voltages) can be quickly updated either by using an additional control line connected to the LD pin, or through software-writing a ' 1 ' in bit 15 of any DAC register. For the details on the operation of the double register input structure, see the Output Latch section.

Example: Update all 14 gamma registers simultaneously via software.

Step 1: Check if LD pin is placed in HIGH state.
Step 2: Write DAC Registers 1-14 with bit 15 always ' 0 '.
Step 3: Write any DAC register a second time with identical data. Make sure that bit 15 is ' 1 '. All DAC channels will be updated simultaneously after receiving the last bit of data. (Note: this step may be eliminated by setting bit 15 of DAC 14 to ' 1 ' in the previous step.)


Figure 18. Dynamic Gamma Control

SBOS356B - FEBRUARY 2006 - REVISED JANUARY 2008

## TOTAL TI PANEL SOLUTION

In addition to the BUF16820 programmable voltage reference, TI offers a complete set of ICs for the LCD panel market, including gamma correction buffers, various power-supply solutions, and audio power solutions. See Figure 19 for the total IC solution from TI.

## THE BUF16820 IN INDUSTRIAL APPLICATIONS

The wide supply range, high output current, and very low cost make the BUF16820 attractive for a range of medium accuracy industrial applications such as programmable power supplies, multi-channel data-acquisition systems, data loggers, sensor excitation and linearization, power-supply generation, and more. Each DAC channel features 1LSB DNL and INL.

Many systems require different levels of biasing and power supply for various components, as well as sensor excitation, control-loop set-points, voltage outputs, current
outputs, and other functions. The BUF16820, with its 16 total programmable DAC channels, provides great flexibility to the entire system by allowing the designer to change all these parameters via software.
Figure 20 provides various examples of how the BUF16820 can be used in applications. A microcontroller with a two-wire serial interface controls the various DACs of the BUF16820. The BUF16820 can be used for:

- Sensor excitation
- Programmable bias/reference voltages
- Variable power-supplies
- High-current voltage output
- 4-20mA output
- Set-point generators for control loops

NOTE: At power-up, the output voltages of the BUF16820 DACs are set to either the programmed OTP memory values, or to 0000 if the OTP values have not been programmed.


Figure 19. TI LCD Solution


Figure 20. Industrial Applications for the BUF16820

## EVALUATION BOARD AND SOFTWARE

An evaluation board is available for the BUF16820, as shown in Figure 21. The evaluation board features easy-to-use software that allows individual channel
voltages to be set. Configurations can be quickly evaluated to determine optimal codes for a given application. Contact your local TI representative for more information regarding the evaluation board.


Figure 21. Evaluation Board

## GENERAL POWERPAD DESIGN CONSIDERATIONS

The BUF16820 is available in a thermally-enhanced PowerPAD package. This package is constructed using a downset leadframe upon which the die is mounted; see Figure 22(a) and Figure 22(b). This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package; see Figure 22(c). This thermal pad has direct thermal contact with the die; thus, excellent thermal performance is achieved by providing a good thermal path away from the thermal pad.
The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat-dissipating device. Soldering the PowerPAD to the printed circuit board (PCB) is always required, even with applications that have low power dissipation. This provides the necessary thermal and mechanical connection between the lead frame die pad and the PCB.

The PowerPAD must be connected to the most negative supply voltage on the device, $G_{N D}$ and $G_{N D}$.

1. Prepare the PCB with a top-side etch pattern. There should be etching for the leads as well as for the thermal pad.
2. Place recommended holes in the area of the thermal pad. Ideal thermal land size and thermal via patterns (3x6) for the HTSSOP-32 DAP package can be seen in the technical brief, PowerPAD Thermally-Enhanced Package (SLMA002), available for download at www.ti.com. These holes should be 13 mils $(0.33 \mathrm{~mm})$ in diameter. Keep them small, so that solder wicking through the holes is not a problem during reflow.
3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the BUF16820 IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered; thus, wicking is not a problem.
4. Connect all holes to the internal plane that is at the same voltage potential as the GND pins.
5. When connecting these holes to the internal plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the BUF16820 PowerPAD package should make their connection to the internal plane with a complete connection around the entire circumference of the plated-through hole.
6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its ten holes exposed. The bottom-side solder mask should cover the holes of the thermal pad area. This masking prevents solder from being pulled away from the thermal pad area during the reflow process.
7. Apply solder paste to the exposed thermal pad area and all of the IC terminals.
8. With these preparatory steps in place, the BUF16820 IC is simply placed in position and run through the solder reflow operation as any standard surfacemount component. This preparation results in a properly installed part.


Side View (a)


NOTE: The thermal pad is electrically isolated from all terminals in the package.

Figure 22. Views of Thermally-Enhanced DCP Package

For a given $\theta_{\mathrm{JA}}$, the maximum power dissipation is shown in Figure 23, and is calculated by Equation 3:

$$
\begin{equation*}
P_{\mathrm{D}}=\left(\frac{\mathrm{T}_{\mathrm{MAX}}-\mathrm{T}_{\mathrm{A}}}{\theta_{\mathrm{JA}}}\right) \tag{3}
\end{equation*}
$$

Where:
$\mathrm{P}_{\mathrm{D}}=$ maximum power dissipation $(\mathrm{W})$
$\mathrm{T}_{\mathrm{MAX}}=$ absolute maximum junction temperature $\left(+125^{\circ} \mathrm{C}\right)$
$\mathrm{T}_{\mathrm{A}}=$ free-ambient air temperature $\left({ }^{\circ} \mathrm{C}\right)$
$\theta_{\mathrm{JA}}=\theta_{\mathrm{JC}}+\theta_{\mathrm{CA}}$
$\theta_{\mathrm{JC}}=$ thermal coefficient from junction-to-case ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ )
$\theta_{\mathrm{CA}}=$ thermal coefficient from case-to-ambient air $\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$


Figure 23. Maximum Power Dissipation vs Free-Air Temperature
(with PowerPAD soldered down)

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Top-Side Markings <br> (4) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BUF16820AIDAPR | LIFEBUY | HTSSOP | DAP | 32 | 2000 | Pb-Free (RoHS) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BUF16820 |  |
| BUF16820AIDAPRG4 | LIFEBUY | HTSSOP | DAP | 32 | 2000 | Pb-Free (RoHS) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BUF16820 |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details
TBD: The Pb-Free/Green conversion plan has not been defined
Pb -Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb -Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
DAP (R-PDSO-G32) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL-OUTLINE PACKAGE


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com [http://www.ti.com](http://www.ti.com).
Falls within JEDEC M0-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in Tl's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.
TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, Tl's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products |  | Applications |  |
| :---: | :---: | :---: | :---: |
| Audio | www.ti.com/audio | Automotive and Transportation | www.ti.com/automotive |
| Amplifiers | amplifier.ti.com | Communications and Telecom | www.ti.com/communications |
| Data Converters | dataconverter.ti.com | Computers and Peripherals | www.ti.com/computers |
| DLP® Products | www.dlp.com | Consumer Electronics | www.ti.com/consumer-apps |
| DSP | dsp.ti.com | Energy and Lighting | www.ti.com/energy |
| Clocks and Timers | www.ti.com/clocks | Industrial | www.ti.com/industrial |
| Interface | interface.ti.com | Medical | www.ti.com/medical |
| Logic | logic.ti.com | Security | www.ti.com/security |
| Power Mgmt | power.ti.com | Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Microcontrollers | microcontroller.ti.com | Video and Imaging | www.ti.com/video |
| RFID | www.ti-rfid.com |  |  |
| OMAP Applications Processors | www.ti.com/omap | TI E2E Community | e2e.ti.com |
| Wireless Connectivity | www.ti.com/wirelessco |  |  |

