www.ti.com

SBOS585A - DECEMBER 2011-REVISED FEBRUARY 2012

# **Resistor-Programmable Temperature Switch in SOT Package**

Check for Samples: TMP708

## **FEATURES**

- Threshold Accuracy:
  - ±0.5°C Typical
  - ±3°C Maximum (+60°C to +100°C)
- Temperature Threshold Set By 1% External Resistor
- Low Quiescent Current: 40 µA Typical
- · Open-Drain, Active-Low Output Stage
- Pin-Selectable 10°C or 30°C Hysteresis
- Reset Operation Specified at V<sub>CC</sub> = 0.8 V
- Supply Range: 2.7 V to 5.5 V
- Package: 5-Pin SOT23

### **APPLICATIONS**

- Computers (Laptops and Desktops)
- Servers
- · Industrial and Medical Equipment
- Storage Area Networks
- Automotive

## **DESCRIPTION**

The TMP708 is a fully-integrated, resistor-programmable temperature switch with a temperature threshold that is set by just one external resistor within its entire operating range. The TMP708 provides an open-drain, active-low output and has a 2.7 V to 5.5 V supply voltage range.

The temperature threshold accuracy is typically  $\pm 0.5^{\circ}\text{C}$  with a maximum of  $\pm 3^{\circ}\text{C}$  ( $+60^{\circ}\text{C}$  to  $+100^{\circ}\text{C}$ ). The quiescent current consumption is typically 40  $\mu\text{A}$ . Hysteresis is pin-selectable to  $10^{\circ}\text{C}$  or  $30^{\circ}\text{C}$ .

The TMP708 is available in a 5-pin SOT23 package.

## TYPICAL APPLICATION



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | PACKAGE MARKING | ORDERING NUMBER |  |
|---------|--------------|-----------------------|-----------------|-----------------|--|
| TMD700  | COT22 F      | DDV                   | CDI             | TMP708AIDBVR    |  |
| TMP708  | SOT23-5      | DBV                   | SBI             | TMP708AIDBVT    |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS(1)

|                   |                            | TMP708                          | UNIT |
|-------------------|----------------------------|---------------------------------|------|
| Supply voltage ra | ange (VCC)                 | -0.3 to 6                       | V    |
| Input voltage ran | ge (SET and HYST)          | -0.3 to (V <sub>CC</sub> + 0.3) | V    |
| Output voltage ra | ange (OT)                  | -0.3 to 6                       | V    |
| Input current     |                            | 20                              | mA   |
| Output current    |                            | 20                              | mA   |
| Operating tempe   | rature, T <sub>A</sub>     | -40 to +125                     | °C   |
| Storage tempera   | ture, T <sub>stg</sub>     | -65 to +150                     | °C   |
| Junction tempera  | ature, T <sub>J</sub>      | +150                            | °C   |
|                   | Human body model (HBM)     | 4000                            | V    |
| ESD ratings       | Charged device model (CDM) | 1000                            | V    |
|                   | Machine model (MM)         | 200                             | V    |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

## THERMAL INFORMATION

|                  |                                              | TMP708      |          |
|------------------|----------------------------------------------|-------------|----------|
|                  | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT23) | UNITS    |
|                  |                                              | 5 PINS      |          |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 217.9       |          |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 86.3        |          |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 44.6        | °C // // |
| ΨЈТ              | Junction-to-top characterization parameter   | 4.4         | °C/W     |
| ΨЈВ              | Junction-to-board characterization parameter | 43.8        |          |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A         |          |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

At  $T_A$  = 0°C to +125°C and  $V_{CC}$  = 2.7 V to 5.5 V, unless otherwise noted.

|                        | PARAMETER                   | TEST CONDITIONS                                | MIN                   | TYP  | MAX                 | UNIT |
|------------------------|-----------------------------|------------------------------------------------|-----------------------|------|---------------------|------|
| POWER S                | SUPPLY                      |                                                |                       |      | "                   |      |
| V <sub>CC</sub>        | Supply voltage range        |                                                | 2.7                   |      | 5.5                 | V    |
|                        | Complex assument            | V <sub>CC</sub> = 5 V                          |                       | 40   | 55                  | μA   |
| I <sub>CC</sub>        | Supply current              | V <sub>CC</sub> = 2.7 V                        |                       | 40   | 55                  | μA   |
| TEMPERA                | ATURE                       |                                                |                       |      | ·                   |      |
| T <sub>E</sub>         | Temperature error           | $T_A = +60^{\circ}C \text{ to } +100^{\circ}C$ |                       | ±0.5 | ±3                  | °C   |
| T <sub>A</sub>         | Operating temperature range |                                                | -40                   |      | +125                | °C   |
| DIGITAL I              | NPUT (HYST)                 |                                                |                       |      | ·                   |      |
| V <sub>IH</sub>        | High-level input voltage    |                                                | 0.7 × V <sub>CC</sub> |      |                     | V    |
| V <sub>IL</sub>        | Low-level input voltage     |                                                |                       |      | $0.3 \times V_{CC}$ | V    |
| I <sub>lkg_in</sub>    | Input leakage current       |                                                |                       | 1    |                     | μΑ   |
| C <sub>IN</sub>        | Input capacitance           |                                                |                       | 10   |                     | pF   |
| ANALOG                 | INPUT (SET)                 |                                                |                       |      |                     |      |
| V <sub>IN</sub>        | Input voltage range         |                                                | 0                     |      | $V_{CC}$            | V    |
| DIGITAL (              | OPEN-DRAIN OUTPUT (OT)      |                                                |                       |      |                     |      |
| I <sub>(OT_SINK)</sub> | Output sink current         | V <sub>OT</sub> = 0.3 V                        | 5                     | 12   |                     | mA   |
| I <sub>lkg(OT)</sub>   | Output leakage current      | $V_{OT} = V_{CC}$                              |                       | 1    |                     | μA   |

Submit Documentation Feedback



## **PIN CONFIGURATION**



## **PIN DESCRIPTIONS**

| PIN  |              |        |         |                                                                             |
|------|--------------|--------|---------|-----------------------------------------------------------------------------|
| NAME | NAME NO. I/O |        | TYPE    | DESCRIPTION                                                                 |
| GND  | 2            | Power  | Analog  | Device ground                                                               |
| HYST | 4            | Input  | Digital | Hysteresis selection. For 10°C, HYST = VCC; for 30°C, HYST = GND.           |
| ŌT   | 3            | Output | Digital | Open-drain, active low output                                               |
| SET  | 1            | Input  | Analog  | Temperature set point. Connect an external 1% resistor between SET and GND. |
| VCC  | 5            | Power  | Analog  | Power-supply voltage (2.7 V to 5.5 V)                                       |

Submit Documentation Feedback

**R<sub>SET</sub> vs TRIP TEMPERATURE** 



## **TYPICAL CHARACTERISTICS**

At  $T_A = +25$ °C and  $V_{CC} = 2.7$  V to 5.5 V, unless otherwise noted.

100

90

80

70 60  $R_{SET}$  ( $k\Omega$ )

50

40 30

20











Figure 3.

## **TEMPERATURE ERROR vs TRIP TEMPERATURE**

Figure 2.

120

100

140



Figure 4.



#### THEORY OF OPERATION

## **DEVICE DESCRIPTION**

The TMP708 is a fully-integrated, resistor-programmable temperature switch that incorporates two temperature-dependent voltage references and one comparator. One voltage reference exhibits a positive temperature coefficient (tempco), and the other voltage reference exhibits a negative tempco. The temperature at which both voltage references are equal determines the temperature trip point.

The TMP708 temperature threshold is programmable from 0°C to +125°C and is set by an external 1% resistor from the SET pin to the GND pin. The TMP708 has an open-drain, active-low output structure that can easily interface with a microprocessor.

#### **HYSTERESIS INPUT**

The HYST pin is a digital input that allows the input hysteresis to be set at either 10°C (when HYST = VCC) or 30°C (when HYST = GND). The hysteresis function keeps the  $\overline{OT}$  pin from oscillating when the temperature is near the threshold. Thus, the HYST pin should always be connected to either VCC or GND. Other input voltages on this pin may cause abnormal supply currents and/or function.

#### **CIRCUIT DETAILS**

Figure 5 shows the comparator, the NFET open-drain device connected to the  $\overline{OT}$  pin, the positive tempco reference using the external  $R_{SET}$  resistor, the negative tempco reference, and the hysteresis control. The voltage of the positive tempco reference is controlled by external resistor  $R_{SET}$ .



Figure 5. Circuit Details

The TMP708 reaches the temperature trip point when the voltage from the positive tempco reference is greater than the voltage from the negative tempco reference. This situation causes the output of the comparator to switch from logic 0 to logic 1. The comparator output drives the gate of the NFET open-drain device and pulls the voltage on the  $\overline{OT}$  pin from logic 1 to logic 0 under these conditions (output *trips*). Furthermore, the logic 1 output from the comparator causes the hysteresis control to increase the voltage of the positive tempco reference by an amount set by the logic setting on the HYST pin (10°C for logic 1 on the HYST pin; 30°C for logic 0 on the HYST pin). Increasing the voltage of the positive tempco reference after the TMP708 *trips* stops the TMP708 from *untripping* (voltage on the  $\overline{OT}$  pin changing from logic 0 to logic 1) until the local temperature has been reduced by the amount set by the HYST pin. After the local temperature has been reduced and the voltage from the positive tempco reference is less than the voltage from the negative tempco reference, the output of the comparator switches from logic 1 to logic 0. This condition causes the voltage on the  $\overline{OT}$  pin to change from logic 0 to logic 1 (device *untrips*).

Submit Documentation Feedback

Copyright © 2011–2012, Texas Instruments Incorporated

www.ti.com

#### **APPLICATION INFORMATION**

## SET-POINT RESISTOR (R<sub>SET</sub>)

The temperature threshold is set by connecting  $R_{SET}$  from the SET pin to GND. The value of  $R_{SET}$  can be determined using either Figure 2 or from Equation 1:

$$R_{SET}(k\Omega) = 0.0012T^2 - 0.9308T + 96.147$$

Where 
$$T =$$
 temperature threshold in degree Celsius.

(1)

#### THERMAL CONSIDERATIONS

The TMP708 quiescent current is typically 40  $\mu$ A. The device dissipates negligible power when the output drives a high-impedance load. Thus, the die temperature is the same as the package temperature. In order to maintain accurate temperature monitoring, a good thermal contact should be provided between the TMP708 package and the device being monitored. The rise in die temperature as a result of self-heating is given by the following equation:

$$\Delta T_J = P_{DISS} \times \theta_{JA}$$

Where:

 $P_{DISS}$  = power dissipated by the device.

$$\theta_{JA}$$
 = package thermal resistance. Typical thermal resistance for SOT-23 package is 217.9°C/W. (2)

To limit the effects of self-heating, keep the output current at a minimum level.

## **POWER-SUPPLY FILTERING**

Any significant noise on the VCC pin may result in a trip-point error. This noise can be minimized by low-pass filtering the device supply ( $V_{CC}$ ) using a 150- $\Omega$  resistor and a 0.1- $\mu$ F capacitor.



## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Original (December 2011) to Revision A                         | Page |
|----|----------------------------------------------------------------------------|------|
| •  | Updated threshold accuracy feature bullet                                  | 1    |
| •  | Updated threshold accuracy text in second paragraph of Description section | 1    |
| •  | Updated temperature error parameter in the Electrical Characteristics      | 3    |



## PACKAGE OPTION ADDENDUM

11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| TMP708AIDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SBI               | Samples |
| TMP708AIDBVT     | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SBI               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 18-May-2013

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMP708AIDBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TMP708AIDBVT | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-May-2013



#### \*All dimensions are nominal

| Device       | Package Type Package Drawing |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|------------------------------|-----|------|------|-------------|------------|-------------|--|
| TMP708AIDBVR | SOT-23                       | DBV | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |
| TMP708AIDBVT | SOT-23                       | DBV | 5    | 250  | 180.0       | 180.0      | 18.0        |  |

# DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>