

www.ti.com

SBOS598A - DECEMBER 2012-REVISED DECEMBER 2012

# 36-V, SINGLE-SUPPLY, LOW-POWER OPERATIONAL AMPLIFIER

Check for Samples: OPA170-EP

## **FEATURES**

Supply Range: +2.7V to +36V, ±1.35V to ±18V

Low Noise: 19nV/√Hz

**RFI Filtered Inputs** 

Input Range Includes the Negative Supply

Input Range Operates to Positive Supply

Rail-to-Rail Output

Gain Bandwidth: 1.2MHz

Low Quiescent Current: 110µA per Amplifier

High Common-Mode Rejection: 120dB

Low Bias Current: 15pA (max)

microPackage:

Single in 5-Pin SOT553

#### **APPLICATIONS**

- **Tracking Amplifier in Power Modules**
- **Merchant Power Supplies**
- **Transducer Amplifiers**
- **Bridge Amplifiers**
- **Temperature Measurements**
- **Strain Gauge Amplifiers**
- **Precision Integrators**
- **Battery-Powered Instruments**
- **Test Equipment**

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- **Controlled Baseline**
- One Assembly or Test Site
- One Fabrication Site
- Available in Extended (-40°C to 150°C) **Temperature Range** (1)
- **Extended Product Life Cycle**
- **Extended Product-Change Notification**
- **Product Traceability**
- (1) Additional temperature ranges available contact factory

#### DESCRIPTION

The OPA170 is a 36-V, single-supply, low-noise operational amplifier that features a micro package with the ability to operate on supplies ranging from +2.7V (±1.35V) to +36V (±18V). It offers good offset, drift, and bandwidth with low quiescent current.

Unlike most op amps, which are specified at only one supply voltage, the OPA170 is specified from +2.7V to +36V. Input signals beyond the supply rails do not cause phase reversal. The OPA170 is stable with capacitive loads up to 300pF. The input can operate 100mV below the negative rail and within 2V of the positive rail for normal operation. Note that these devices can operate with full rail-to-rail input 100mV beyond the positive rail, but with reduced performance within 2V of the positive rail.

The OPA170 is available in the SOT553-5 package and is specified from -40°C to +150°C.

Package Footprint (to Scale)





Package Height (to Scale)

DRL (SOT553)

**Smallest Packaging for 36V Op Amps** 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE        | ORDERABLE PART NUMBER | TOP-SIDE MARKING | VID NUMBER     |  |
|----------------|----------------|-----------------------|------------------|----------------|--|
| –40°C to 150°C | SOT553-5 - DRL | OPA170ASDRLTEP        | SHN              | V62/12627-01XE |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### **PIN CONFIGURATIONS**



# **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range, unless otherwise noted

|                                    |                            |                                                                                                | UNIT |
|------------------------------------|----------------------------|------------------------------------------------------------------------------------------------|------|
| Supply voltage                     |                            | ±20, +40 (single supply)                                                                       | V    |
| Cinnal in must to marinale         | Voltage                    | (V-) - 0.5 to (V+) + 0.5                                                                       | V    |
| Signal input terminals             | Current                    | (V-) - 0.5 to (V+) + 0.5  ±10  Continuous  -40 to +150  -65 to +150  +150  body model (HBM)  4 | mA   |
| utput short circuit <sup>(2)</sup> |                            | Continuous                                                                                     |      |
| Operating temperature              |                            | -40 to +150                                                                                    | °C   |
| Storage temperature                |                            | -65 to +150                                                                                    | °C   |
| Junction temperature               |                            | +150                                                                                           | °C   |
| CCD ratio as                       | Human body model (HBM)     | 4                                                                                              | kV   |
| ESD ratings                        | Charged device model (CDM) | 750                                                                                            | V    |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### THERMAL INFORMATION

|                         |                                              | OPA170       |       |  |
|-------------------------|----------------------------------------------|--------------|-------|--|
|                         | THERMAL METRIC(1)                            | DRL (SOT553) | UNITS |  |
|                         |                                              | 5 PINS       | 1     |  |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 226.8        |       |  |
| $\theta_{JC(top)}$      | Junction-to-case(top) thermal resistance     | 80.3         |       |  |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 42.9         | 90/11 |  |
| Ψлт                     | Junction-to-top characterization parameter   | 3.2          | °C/W  |  |
| ΨЈВ                     | Junction-to-board characterization parameter | 42.5         |       |  |
| θ <sub>JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance  | N/A          |       |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> Short-circuit to ground, one amplifier per package.

www.ti.com

# **ELECTRICAL CHARACTERISTICS**

**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to +150°C. At  $T_A = +25^{\circ}C$ ,  $V_{CM} = V_{OUT} = V_S/2$ , and  $R_L = 10k\Omega$  connected to  $V_S/2$ , unless otherwise noted.

| PARAMETER                                | <i>,</i>             | TEST CONDITIONS                                                      | MIN         | TYP      | MAX       | UNIT                     |
|------------------------------------------|----------------------|----------------------------------------------------------------------|-------------|----------|-----------|--------------------------|
|                                          |                      | TEST CONDITIONS                                                      | IVIIIN      | ITP      | IVIAA     | UNII                     |
| OFFSET VOLTAGE                           |                      |                                                                      |             |          |           |                          |
| Input offset voltage                     | V <sub>OS</sub>      |                                                                      |             | 0.25     | ±1.8      | mV                       |
| Over temperature                         |                      | T <sub>A</sub> = -40°C to +150°C                                     |             |          | ±2.5      | mV                       |
| Drift                                    | dV <sub>os</sub> /dT |                                                                      |             | ±0.3     |           | μV/°C                    |
| vs power supply                          | PSRR                 | V <sub>S</sub> = +4V to +36V                                         |             | 1        | ±5        | μV/V                     |
| Channel separation, dc                   |                      | dc                                                                   |             | 5        |           | μV/V                     |
| INPUT BIAS CURRENT                       |                      |                                                                      |             |          |           |                          |
| Input bias current                       | $I_{B}$              |                                                                      |             | ±8       | ±15       | pA                       |
| Over temperature                         |                      | T <sub>A</sub> = -40°C to +150°C                                     |             |          | ±8        | nA                       |
| Input offset current                     | Ios                  |                                                                      |             | ±4       | ±15       | pA                       |
| Over temperature                         |                      | T <sub>A</sub> = -40°C to +150°C                                     |             |          | ±8        | nA                       |
| NOISE                                    |                      |                                                                      |             |          |           |                          |
| Input voltage noise                      |                      | f = 0.1Hz to 10Hz                                                    |             | 2        |           | μV <sub>PP</sub>         |
|                                          |                      | f = 100Hz                                                            |             | 22       |           | nV/√ <del>Hz</del>       |
| Input voltage noise density              | e <sub>n</sub>       | f = 1kHz                                                             |             | 19       |           | nV/√ <del>Hz</del>       |
| INPUT VOLTAGE                            |                      |                                                                      |             |          |           |                          |
| Common-mode voltage range <sup>(1)</sup> | $V_{CM}$             |                                                                      | (V-) - 0.1V |          | (V+) - 2V | V                        |
|                                          | OMBB                 | $V_S = \pm 2V$ , $(V-) - 0.1V < V_{CM} < (V+) - 2V$                  | 87          | 104      |           | dB                       |
| Common-mode rejection ratio              | CMRR                 | $V_S = \pm 18V, (V-) - 0.1V < V_{CM} < (V+) - 2V$                    | 100         | 120      |           | dB                       |
| INPUT IMPEDANCE                          |                      |                                                                      |             |          |           |                          |
| Differential                             |                      |                                                                      |             | 100    3 |           | MΩ    pF                 |
| Common-mode                              |                      |                                                                      |             | 6    3   |           | 10 <sup>12</sup> Ω    pF |
| OPEN-LOOP GAIN                           |                      |                                                                      |             |          |           |                          |
| Open-loop voltage gain                   | A <sub>OL</sub>      | $V_S = +4V \text{ to } +36V,$<br>$(V-) + 0.35V < V_O < (V+) - 0.35V$ | 107         | 130      |           | dB                       |
| FREQUENCY RESPONSE                       |                      |                                                                      |             |          |           |                          |
| Gain bandwidth product                   | GBP                  |                                                                      |             | 1.2      |           | MHz                      |
| Slew rate                                | SR                   | G = +1                                                               |             | 0.4      |           | V/µs                     |
| <b>.</b>                                 |                      | To 0.1%, V <sub>S</sub> = ±18V, G = +1, 10V step                     |             | 20       |           | μs                       |
| Settling time                            | t <sub>S</sub>       | To 0.01% (12 bit), $V_S = \pm 18V$ , $G = +1$ , 10V step             | 28          |          |           | μs                       |
| Overload recovery time                   |                      | V <sub>IN</sub> × Gain > V <sub>S</sub>                              |             | 2        |           | μs                       |
| Total harmonic distortion + noise        | THD+N                | $G = +1$ , $f = 1$ kHz, $V_O = 3V_{RMS}$                             |             | 0.0002   |           | %                        |

<sup>(1)</sup> The input range can be extended beyond (V+) – 2V up to V+. See the *Typical Characteristics* and *Application Information* sections for additional information.

Product Folder Links: OPA170-EP



**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to +150°C. At  $T_A = +25^{\circ}C$ ,  $V_{CM} = V_{OUT} = V_S/2$ , and  $R_L = 10k\Omega$  connected to  $V_S/2$ , unless otherwise noted.

| PARAMETER                       |                 | TEST CONDITIONS                                           | MIN         | TYP              | MAX         | UNIT |
|---------------------------------|-----------------|-----------------------------------------------------------|-------------|------------------|-------------|------|
| ОИТРИТ                          | <u> </u>        |                                                           |             |                  | <u> </u>    |      |
| Voltage output swing from rail  | Vo              |                                                           |             |                  |             |      |
| Positive rail                   |                 | $I_L = 0$ mA, $V_S = +4V$ to $+36V$                       | 10          |                  |             | mV   |
| Positive rail                   |                 | I <sub>L</sub> sourcing 1mA, V <sub>S</sub> = +4V to +36V | 130         |                  |             | mV   |
| Negative Deil                   |                 | $I_L = 0$ mA, $V_S = +4V$ to $+36V$                       |             |                  | 8           | mV   |
| Negative Rail                   |                 | $I_L$ sinking 1mA, $V_S = +4V$ to +36V                    |             |                  | 72          | mV   |
| Over temperature                |                 | $V_S = 5V$ , $R_L = 10k\Omega$                            | (V-) + 0.03 | (                | (V+) - 0.05 | ٧    |
|                                 |                 | $R_L = 10k\Omega, A_{OL} \ge 107dB$                       | (V-) + 0.35 |                  | (V+) - 0.35 | ٧    |
| Short-circuit current           | I <sub>SC</sub> |                                                           |             | +17/–20          |             | mA   |
| Capacitive load drive           | $C_{LOAD}$      |                                                           | See Typica  | al Characteristi | ics         | pF   |
| Open-loop output resistance     | R <sub>O</sub>  | f = 1MHz, I <sub>O</sub> = 0A                             |             | 900              |             | Ω    |
| POWER SUPPLY                    | <u> </u>        |                                                           |             |                  | <u> </u>    |      |
| Specified voltage range         | Vs              |                                                           | +2.7        |                  | +36         | V    |
| Quiescent current per amplifier | IQ              | I <sub>O</sub> = 0A                                       |             | 110              | 145         | μA   |
| Over temperature                |                 | I <sub>O</sub> = 0A                                       |             |                  | 160         | μΑ   |
| TEMPERATURE                     | <u> </u>        |                                                           |             |                  | <u> </u>    |      |
| Specified range                 |                 |                                                           | -40         |                  | +125        | °C   |
| Operating range                 |                 |                                                           | -40         |                  | +150        | °C   |



- (1) See datasheet for absolute maximum and minimum recommended operating conditions.
- Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect
- (3) Enhanced plastic product disclaimer applies.

Figure 1. OPA170-EP Operating Life Derating Chart

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated



#### TYPICAL CHARACTERISTICS

 $V_S = \pm 18V$ ,  $V_{CM} = V_S/2$ ,  $R_{LOAD} = 10k\Omega$  connected to  $V_S/2$ , and  $C_L = 100pF$ , unless otherwise noted.



Figure 2.



Figure 3.



Figure 4.



OFFSET VOLTAGE vs POWER SUPPLY

Vsupply = ±1.35V to ± 18V
5 Typical Units Shown





Figure 7.

Offset Voltage (µV)

100

-100

-300



 $V_S = \pm 18V$ ,  $V_{CM} = V_S/2$ ,  $R_{LOAD} = 10k\Omega$  connected to  $V_S/2$ , and  $C_L = 100pF$ , unless otherwise noted.





Figure 9.



Output Current (mA)

Figure 10.



Figure 11.





Submit Documentation Feedback

G009



 $V_S = \pm 18 V$ ,  $V_{CM} = V_S/2$ ,  $R_{LOAD} = 10 k\Omega$  connected to  $V_S/2$ , and  $C_L = 100 pF$ , unless otherwise noted.





Figure 14.

Figure 15.





Figure 16.

Figure 17.





Figure 19.



 $V_S = \pm 18 V$ ,  $V_{CM} = V_S/2$ ,  $R_{LOAD} = 10 k\Omega$  connected to  $V_S/2$ , and  $C_L = 100 pF$ , unless otherwise noted.





Figure 20.

Figure 21.





**SMALL-SIGNAL OVERSHOOT vs CAPACITIVE LOAD** (100mV Output Step)

60  $R_L = 10k\Omega$ 55 50 45 40 Overshoot (%) 35 30 25 G = + 20 15  $R_{OUT} = 0\Omega$ 10  $R_{OUT} = 25\Omega$  $--R_{OUT} = 50\Omega$ 100 200 300 400 500 600 700 800 900 1000 Capacitive Load (pF) Figure 24.

**SMALL-SIGNAL OVERSHOOT vs CAPACITIVE LOAD** (100mV Output Step)



Figure 25.



 $V_S=\pm 18V,\,V_{CM}=V_S/2,\,R_{LOAD}=10k\Omega \text{ connected to }V_S/2,\,\text{and }C_L=100pF,\,\text{unless otherwise noted}.$ 



Figure 26.



Figure 27.



Figure 28.



Figure 29.

LARGE-SIGNAL STEP RESPONSE





G = +1

Figure 31.

Copyright © 2012, Texas Instruments Incorporated



 $V_S = \pm 18V$ ,  $V_{CM} = V_S/2$ ,  $R_{LOAD} = 10k\Omega$  connected to  $V_S/2$ , and  $C_L = 100pF$ , unless otherwise noted.



Figure 32.



Figure 33.



Figure 34.



Figure 35.



Figure 36.



Figure 37.



#### APPLICATION INFORMATION

The OPA170 operational amplifier provides high overall performance. This device is ideal for many general-purpose applications. The excellent offset drift of only  $2\mu V/^{\circ}C$  provides excellent stability over the entire temperature range. In addition, the device offers very good overall performance with high CMRR, PSRR, and  $A_{OL}$ . As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors placed close to the device pins. In most cases,  $0.1\mu F$  capacitors are adequate.

#### **OPERATING CHARACTERISTICS**

The OPA170 is specified for operation from 2.7V to 36V (±1.35V to ±18V). Many of the specifications apply from -40°C to +150°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the Typical Characteristics.

#### **GENERAL LAYOUT GUIDELINES**

For best operational performance of the device, good printed circuit board (PCB) layout practices are recommended. Low-loss, 0.1µF bypass capacitors should be connected between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable to single-supply applications.

#### **COMMON-MODE VOLTAGE RANGE**

The input common-mode voltage range of the OPA170 extends 100mV below the negative rail and within 2V of the positive rail for normal operation.

This device can operate with full rail-to-rail input 100mV beyond the positive rail, but with reduced performance within 2V of the positive rail. The typical performance in this range is summarized in Table 1.

#### PHASE-REVERSAL PROTECTION

The OPA170 has an internal phase-reversal protection. Many op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The input of the OPA170 prevents phase reversal with excessive common-mode voltage. Instead, the output limits into the appropriate rail. This performance is shown in Figure 38.



Figure 38. No Phase Reversal

**Table 1. Typical Performance Range** 

| PARAMETER                 | MIN      | TYP | MAX        | UNIT  |
|---------------------------|----------|-----|------------|-------|
| Input Common-Mode Voltage | (V+) - 2 |     | (V+) + 0.1 | V     |
| Offset voltage            |          | 7   |            | mV    |
| vs Temperature            |          | 12  |            | μV/°C |
| Common-mode rejection     |          | 65  |            | dB    |
| Open-loop gain            |          | 60  |            | dB    |
| Gain-bandwidth product    |          | 0.3 |            | MHz   |
| Slew rate                 |          | 0.3 | ·          | V/µs  |

Product Folder Links: OPA170-EP



#### **CAPACITIVE LOAD AND STABILITY**

The dynamic characteristics of the OPA170 have been optimized for common operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor (for example, ROLLT equal to  $50\Omega$ ) in series with the output. Figure 39 and Figure 40 illustrate graphs of small-signal overshoot versus capacitive load for several values of ROUT. Also, refer to Applications Bulletin AB-028, Feedback Plots Define Op Amp AC Performance (literature number SBOA015, available for download from the TI website), for details of analysis techniques and application circuits.



Figure 39. Small-Signal Overshoot versus Capacitive Load (100mV Output Step, G = +1)



Figure 40. Small-Signal Overshoot versus Capacitive Load (100mV Output Step, G = -1)

#### **ELECTRICAL OVERSTRESS**

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10mA as stated in the Absolute Maximum Ratings. Figure 41 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to a minimum in noise-sensitive applications.



**Figure 41. Input Current Protection** 

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, high-current pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When the operational amplifier connects into a circuit, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through ESD cells and rarely involves the absorption device.



www.ti.com

If there is an uncertainty about the ability of the supply to absorb this current, external zener diodes may be added to the supply pins. The zener voltage must be selected such that the diode does not turn on during normal operation. However, its zener voltage should be low enough so that the zener diode conducts if the supply pin begins to rise above the safe operating supply voltage level.



www.ti.com 21-Mar-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| OPA170ASDRLTEP   | ACTIVE | SOT          | DRL                | 5    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 150   | DAQ               | Samples |
| V62/12627-01XE   | ACTIVE | SOT          | DRL                | 5    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 150   | DAQ               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA170-EP:

Catalog: OPA170

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.





ww.ti.com 21-Mar-2013

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 1-Jan-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA170ASDRLTEP | SOT             | DRL                | 5 | 250 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Jan-2013



#### \*All dimensions are nominal

| ĺ | Device         | Device Package Type |     | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------------|---------------------|-----|------|-----|-------------|------------|-------------|--|
| I | OPA170ASDRLTEP | SOT                 | DRL | 5    | 250 | 202.0       | 201.0      | 28.0        |  |

# DRL (R-PDSO-N5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs.

  Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.
- D. JEDEC package registration is pending.



# DRL (R-PDSO-N5)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>