www.ti.com

SCLS469E - MARCH 2003 - REVISED NOVEMBER 2012

# **DUAL 4-CHANNEL ANALOG MULTIPLEXERS/DEMULTIPLEXERS**

Check for Samples: SN74LV4052A-Q1

### **FEATURES**

- Qualified for Automotive Applications
- Supports Mixed-Mode Voltage Operation on All Ports
- Fast Switching
- High On-Off Output-Voltage Ratio
- Low Crosstalk Between Switches
- Extremely Low Input Current
- Latch-Up Performance Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)



### **DESCRIPTION**

These dual 4-channel CMOS analog multiplexers and demultiplexers are designed for 2-V to 5.5-V  $V_{CC}$  operation.

The 'LV4052A devices handle both analog and digital signals. Each channel permits signals with amplitudes up to 5.5 V (peak) to be transmitted in either direction.

Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACI       | KAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|---------------------|-----------------------|------------------|
| -40°C to 105°C | SOIC - D   | Tape and reel       | SN74LV4052ATDRQ1      | L4052AQ          |
|                | TSSOP - PW | Tape and reel       | SN74LV4052ATPWRQ1     | L4052AQ          |
| -40°C to 125°C | TSSOP – PW | Tape and reel       | SN74LV4052AQPWRQ1     | 4052AQ1          |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

### **FUNCTION TABLE**

|     | INPUTS | ON |          |  |  |  |  |
|-----|--------|----|----------|--|--|--|--|
| INH | В      | Α  | CHANNEL  |  |  |  |  |
| L   | L      | L  | 1Y0, 2Y0 |  |  |  |  |
| L   | L      | Н  | 1Y1, 2Y1 |  |  |  |  |
| L   | Н      | L  | 1Y2, 2Y2 |  |  |  |  |
| L   | Н      | Н  | 1Y3, 2Y3 |  |  |  |  |
| Н   | Χ      | Χ  | None     |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



### **LOGIC DIAGRAM (POSITIVE LOGIC)**



### ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

| $V_{CC}$         | Supply voltage range                              | –0.5 V to 7 V                     |        |
|------------------|---------------------------------------------------|-----------------------------------|--------|
| $V_{I}$          | Input voltage range <sup>(2)</sup>                | –0.5 V to 7 V                     |        |
| V <sub>IO</sub>  | Switch I/O voltage range (2) (3)                  | -0.5 V to V <sub>CC</sub> + 0.5 V |        |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>1</sub> < 0                | −20 mA |
| I <sub>IOK</sub> | I/O diode current                                 | V <sub>IO</sub> < 0               | –50 mA |
| Ι <sub>Τ</sub>   | Switch through current                            | $V_{IO} = 0$ to $V_{CC}$          | ±25 mA |
|                  | Continuous current through V <sub>CC</sub> or GND | ±50 mA                            |        |
| T <sub>stg</sub> | Storage temperature range                         | -65°C to 150°C                    |        |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The maximum limit for this value is 5.5 V.

www.ti.com

### RECOMMENDED OPERATING CONDITIONS(1)

|                 |                                    |                                                                   | MIN                   | MAX                 | UNIT |  |
|-----------------|------------------------------------|-------------------------------------------------------------------|-----------------------|---------------------|------|--|
| V <sub>CC</sub> | Supply voltage                     |                                                                   | 2 <sup>(2)</sup>      | 5.5                 | V    |  |
|                 |                                    | V <sub>CC</sub> = 2 V                                             | 1.5                   |                     |      |  |
| .,              | High-level input voltage,          | V <sub>CC</sub> = 2.3 V to 2.7 V                                  | $V_{CC} \times 0.7$   |                     |      |  |
| $V_{IH}$        | control inputs                     | V <sub>CC</sub> = 3 V to 3.6 V                                    | $V_{CC} \times 0.7$   |                     | V    |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                                  | V <sub>CC</sub> × 0.7 |                     |      |  |
|                 |                                    | V <sub>CC</sub> = 2 V                                             |                       | 0.5                 |      |  |
|                 | Low-level input voltage,           | w-level input voltage, $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | $V_{CC} \times 0.3$ | V    |  |
| $V_{IL}$        | control inputs                     | V <sub>CC</sub> = 3 V to 3.6 V                                    | V <sub>CC</sub> × 0.3 |                     |      |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                                  |                       | $V_{CC} \times 0.3$ |      |  |
| VI              | Control input voltage              | ·                                                                 | 0                     | 5.5                 | V    |  |
| V <sub>IO</sub> | Input/output voltage               |                                                                   | 0                     | $V_{CC}$            | V    |  |
|                 |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V                                  |                       | 200                 |      |  |
| Δt/Δν           | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V                                    |                       | 100                 | ns/V |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                                  | 20                    |                     |      |  |
| T <sub>A</sub>  | Operating free-air temperature     | SN74LV4052ATDRQ1, SN74LV4052ATPWRQ1                               | -40                   | 105                 | 00   |  |
| T <sub>A</sub>  | Operating free-air temperature     | SN74LV4052AQPWRQ1                                                 | -40                   | 125                 | °C   |  |

<sup>(1)</sup> Hold all unused inputs of the device at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, *Implications of* Slow or Floating CMOS Inputs, literature number SCBA004.

### THERMAL INFORMATION

|                  |                                                             | SN74LV4 |         |      |
|------------------|-------------------------------------------------------------|---------|---------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | D       | PW      | UNIT |
|                  |                                                             | 16 PINS | 16 PINS |      |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 85.9    | 113.3   | °C/W |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 44.6    | 48.1    | °C/W |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 43.4    | 58.4    | °C/W |
| Ψлт              | Junction-to-top characterization parameter <sup>(5)</sup>   | 13.4    | 6.2     | °C/W |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 43.1    | 57.8    | °C/W |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | _       | _       | °C/W |

- For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).
- The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific
- JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Product Folder Links: SN74LV4052A-Q1

Copyright © 2003-2012, Texas Instruments Incorporated

With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. TI recommends transmitting only digital signals at these low supply voltages.



### **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                                             | PARAMETER                                        | TEST CONDITIONS                                                                                        | V <sub>cc</sub> | T <sub>A</sub> = -40 to<br>105°C | T <sub>A</sub> = -40 to 125°C | UNIT |  |
|---------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------|----------------------------------|-------------------------------|------|--|
|                                             |                                                  |                                                                                                        |                 | MIN MAX                          | MIN MAX                       |      |  |
|                                             |                                                  | I <sub>T</sub> = 2 mA,                                                                                 | 2.3 V           | 225                              | 225                           |      |  |
| r <sub>on</sub>                             | On-state switch resistance                       | $V_I = V_{CC}$ or GND,<br>$V_{INH} = V_{IL}$                                                           | 3 V             | 190                              | 190                           | Ω    |  |
|                                             | (see Figure 1)                                   | 4.5 V                                                                                                  | 100             | 100                              |                               |      |  |
|                                             |                                                  | $I_T = 2 \text{ mA},$                                                                                  | 2.3 V           | 600                              | 600                           |      |  |
| r <sub>on(p)</sub> Peak on-state resistance | $V_I = V_{CC}$ or GND,                           | 3 V                                                                                                    | 225             | 225                              | Ω                             |      |  |
|                                             |                                                  | $V_{INH} = V_{IL}$                                                                                     | 4.5 V           | 125                              | 125                           |      |  |
|                                             |                                                  | I <sub>T</sub> = 2 mA,                                                                                 | 2.3 V           | 40                               | 40                            | Ω    |  |
| $\Delta r_{on}$                             | Difference in on-state resistance between switch | $V_I = V_{CC}$ or GND,                                                                                 | 3 V             | 30                               | 30                            |      |  |
|                                             | resistance between switch                        | $V_{INH} = V_{IL}$                                                                                     | 4.5 V           | 20                               | 20                            |      |  |
| I                                           | Control input current                            | V <sub>I</sub> = 5.5 V or GND                                                                          | 0 V to 5.5 V    | ±1                               | ±2                            | μΑ   |  |
| I <sub>S(off)</sub>                         | Off-state switch leakage current                 | $V_I = V_{CC}$ and $V_O = GND$ , or $V_I = GND$ and $V_O = V_{CC}$ , $V_{INH} = V_{IH}$ (see Figure 2) | 5.5 V           | ±1                               | ±2                            | μА   |  |
| I <sub>S(on)</sub>                          | On-state switch leakage current                  | $V_I = V_{CC}$ or GND,<br>$V_{INH} = V_{IL}$<br>(see Figure 3)                                         | 5.5 V           | ±1                               | ±2                            | μΑ   |  |
| I <sub>CC</sub>                             | Supply current                                   | $V_I = V_{CC}$ or GND                                                                                  | 5.5 V           | 20                               | 40                            | μΑ   |  |

### **SWITCHING CHARACTERISTICS**

 $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ , over recommended operating free-air temperature range (unless otherwise noted)

|                  | ADAMETED          | FROM     | то         | TEST CONDITIONS       | T <sub>A</sub> = -40 to | = -40 to 105°C   T <sub>A</sub> = -40 to 125°C |     |      |     |
|------------------|-------------------|----------|------------|-----------------------|-------------------------|------------------------------------------------|-----|------|-----|
| PARAMETER        |                   | (INPUT)  | (OUTPUT    | TEST CONDITIONS       | MIN                     | MAX                                            | MIN | UNIT |     |
| t <sub>PLH</sub> | Propagation       | COM or Y | Y or COM   | $C_L = 50 \text{ pF}$ |                         | 12                                             |     | 14   | ns  |
| t <sub>PHL</sub> | delay time        |          |            | (see Figure 4)        |                         |                                                |     |      |     |
| t <sub>PZH</sub> | Enable delay time | INH      | COM or Y   | $C_L = 50 \text{ pF}$ |                         | 25                                             |     | 25   | ns  |
| $t_{PZL}$        | = nable delay ame |          |            | (see Figure 5)        |                         |                                                |     |      |     |
| t <sub>PHZ</sub> | Disable delay     | INH      | COM or Y   | $C_L = 50 pF$         |                         | 25                                             |     | 25   | ns  |
| $t_{PLZ}$        | time              | 11411    | OCIVI OI I | (see Figure 5)        |                         | 25                                             |     | 25   | 113 |

### **SWITCHING CHARACTERISTICS**

 $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ , over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER              | FROM     | то       | TEST CONDITIONS                          | T <sub>A</sub> = -40 to 105°C | T <sub>A</sub> = -40 to 125°C | UNIT |
|------------------|------------------------|----------|----------|------------------------------------------|-------------------------------|-------------------------------|------|
|                  | PARAMETER              | (INPUT)  | (OUTPUT  | TEST CONDITIONS                          | MIN MAX                       | MIN MAX                       | UNII |
| t <sub>PLH</sub> | Propagation delay time | COM or Y | Y or COM | C <sub>L</sub> = 50 pF<br>(see Figure 4) | 8                             | 10                            | ns   |
| t <sub>PZH</sub> | Enable delay time      | INH      | COM or Y | C <sub>L</sub> = 50 pF<br>(see Figure 5) | 18                            | 18                            | ns   |
| t <sub>PHZ</sub> | Disable delay time     | INH      | COM or Y | C <sub>L</sub> = 50 pF<br>(see Figure 5) | 18                            | 18                            | ns   |

www.ti.com

### **ANALOG SWITCH CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED                      | FROM     | то         | TEST CONF                                                                                                                   | OUTIONS                   | v               | T <sub>A</sub> | = 25°C |     | LINUT |
|--------------------------------|----------|------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------|----------------|--------|-----|-------|
| PARAMETER                      | (INPUT)  | (OUTPUT)   | TEST CONI                                                                                                                   | DITIONS                   | V <sub>CC</sub> | MIN            | TYP    | MAX | UNIT  |
|                                |          |            | $C_L = 50 pF$ ,                                                                                                             |                           | 2.3 V           |                | 30     |     |       |
| Frequency response (switch on) | COM or Y | Y or COM   | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 MHz$ (sine wa                                                                           | ave) (1)                  | 3 V             |                | 35     |     | MHz   |
| (SWILOTT OTT)                  |          |            | (see Figure 6)                                                                                                              | 140)                      | 4.5 V           |                | 50     |     |       |
| Crosstalk                      |          |            | $C_L = 50 \text{ pF},$                                                                                                      |                           | 2.3 V           |                | -45    |     |       |
| (between any                   | COM or Y | Y or COM   | $\label{eq:RL} \begin{array}{l} R_L = 600~\Omega, \\ f_{in} = 1~\text{MHz (sine wave)} \\ (\text{seeFigure 7}) \end{array}$ |                           | 3 V             |                | -45    |     | dB    |
| switches))                     |          |            |                                                                                                                             |                           | 4.5 V           |                | -45    |     |       |
| Crosstalk                      |          |            | $C_L = 50 \text{ pF},$                                                                                                      |                           | 2.3 V 20        |                |        |     |       |
| (control input to signal       | INH      | COM or Y   | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 \text{ MHz (square wave)}$<br>(see Figure 8)                                            |                           | 3 V             |                | 35     |     | mV    |
| output)                        |          |            |                                                                                                                             |                           | 4.5 V           |                | 65     |     |       |
| Feedthrough                    |          |            | $C_L = 50 \text{ pF},$                                                                                                      |                           | 2.3 V           |                | -45    |     |       |
| attenuation                    | COM or Y | Y or COM   | $R_L = 600 \Omega,$<br>$f_{in} = 1 \text{ MHz}^{(2)}$                                                                       |                           | 3 V             |                | -45    |     | dB    |
| (switch off)                   |          |            | (see Figure 9)                                                                                                              |                           | 4.5 V           |                | -45    |     |       |
|                                |          |            | $C_L = 50 \text{ pF},$                                                                                                      | V <sub>I</sub> = 2 Vp-p   | 2.3 V           |                | 0.1%   |     |       |
| Sine-wave distortion           | COM or Y | Y or COM   | $R_L = 10 \text{ k}\Omega$ ,<br>$f_{in} = 1 \text{ kHz}$ (sine                                                              | V <sub>I</sub> = 2.5 Vp-p | 3 V             |                | 0.1%   |     |       |
| Sine-wave distortion           | CON OF T | 1 of colvi | wave)<br>(see Figure 10)                                                                                                    | V <sub>I</sub> = 4 Vp-p   | 4.5 V           |                | 0.1%   |     |       |

<sup>(1)</sup> Adjust  $f_{in}$  voltage to obtain 0-dBm output. Increase fin frequency until dB meter reads  $\neg 3$  dB.

### **OPERATING CHARACTERISTICS**

 $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

| PARAMETER |                               | TEST CONDITIONS                    | TYP  | UNIT |
|-----------|-------------------------------|------------------------------------|------|------|
| $C_{pd}$  | Power dissipation capacitance | C <sub>L</sub> = 50 pF, f = 10 MHz | 11.8 | pF   |

Product Folder Links: SN74LV4052A-Q1

<sup>(2)</sup> Adjust fin voltage to obtain 0-dBm input.



### PARAMETER MEASUREMENT INFORMATION



Figure 1. On-State Resistance Test Circuit



Condition 1:  $V_I = 0$ ,  $V_O = V_{CC}$ Condition 2:  $V_I = V_{CC}$ ,  $V_O = 0$ 

Figure 2. Off-State Switch Leakage-Current Test Circuit



Figure 3. On-State Switch Leakage-Current Test Circuit



# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 4. Propagation Delay Time, Signal Input to Signal Output



Figure 5. Switching Time ( $t_{PZL}$ ,  $t_{PLZ}$ ,  $t_{PZH}$ ,  $t_{PHZ}$ ), Control to Signal Output

Copyright © 2003–2012, Texas Instruments Incorporated



### PARAMETER MEASUREMENT INFORMATION (continued)



NOTE A: fin is a sine wave.

Figure 6. Frequency Response (Switch On)





Figure 7. Crosstalk Between Any Two Switches



Figure 8. Crosstalk Between Control Input and Switch Output



# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 9. Feedthrough Attenuation (Switch Off)



Figure 10. Sine-Wave Distortion

### **REVISION HISTORY**

# Changes from Revision D (June 2011) to Revision E Page • Corrected second row of Function Table 1 • Deleted θ<sub>JA</sub> row from Absolute Maximum Ratings table 2 • Added Thermal Information table 3

Copyright © 2003–2012, Texas Instruments Incorporated





24-.lan-2013

### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|-------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| CLV4052ATPWRG4Q1  | ACTIVE | TSSOP        | PW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | L4052AQ           | Samples |
| SN74LV4052AQPWRQ1 | ACTIVE | TSSOP        | PW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | 4052AQ1           | Samples |
| SN74LV4052ATDRQ1  | ACTIVE | SOIC         | D                  | 16   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | L4052AQ           | Samples |
| SN74LV4052ATPWRQ1 | ACTIVE | TSSOP        | PW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | L4052AQ           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





24-Jan-2013

### OTHER QUALIFIED VERSIONS OF SN74LV4052A-Q1:

● Catalog: SN74LV4052A

● Enhanced Product: SN74LV4052A-EP

NOTE: Qualified Version Definitions:

Catalog - Tl's standard catalog product

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Mar-2013

### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CLV4052ATPWRG4Q1  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4052AQPWRQ1 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4052ATPWRQ1 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Mar-2013



### \*All dimensions are nominal

| 7 III GITTIOTIOTOTIO GITO TIOTITIGI |              |                 |          |      |             |            |             |  |
|-------------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| Device                              | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
| CLV4052ATPWRG4Q1                    | TSSOP        | PW              | 16       | 2000 | 367.0       | 367.0      | 35.0        |  |
| SN74LV4052AQPWRQ1                   | TSSOP        | PW              | 16       | 2000 | 367.0       | 367.0      | 35.0        |  |
| SN74LV4052ATPWRQ1                   | TSSOP        | PW              | 16       | 2000 | 367.0       | 367.0      | 35.0        |  |

# D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



PW (R-PDSO-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>