

### **FEATURES**

- Operates as a GTL-/GTL/GTL+ to LVTTL or LVTTL to GTL-/GTL/GTL+ Translator
- Series Termination on TTL Output of 30  $\Omega$
- Latch-Up Testing Done to JEDEC Standard **JESD 78**
- **ESD Performance Tested Per JESD 22** 
  - 2000-V Human-Body Model (A114-B, Class II)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

| PW PACKAGE<br>(TOP VIEW)                                                                                |                                                                   |   |                                                                            |                                                                                                            |  |
|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|
| V <sub>REF</sub><br>1AO<br>2AO<br>5A<br>6A<br>EN1<br>11BI<br>11A<br>9BI<br>3AO<br>4AO<br>10AI1<br>10AI2 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13 | Ū | 28<br>27<br>26<br>25<br>24<br>23<br>22<br>21<br>20<br>19<br>18<br>17<br>16 | V <sub>CC</sub><br>1BI<br>2BI<br>7BO1<br>7BO2<br>EN2<br>11BO<br>5BI<br>6BI<br>3BI<br>4BI<br>10BO1<br>10BO2 |  |
| GND                                                                                                     | 14                                                                |   | 15                                                                         | J 9AO                                                                                                      |  |

## **DESCRIPTION/ORDERING INFORMATION**

The SN74GTL2107 is a 12-bit translator that interfaces between the 3.3-V LVTTL chip set I/O and the Xeon™ processor GTL-/GTL/GTL+ I/O. The device is designed for platform health management in dual-processor applications.

| PIN NO.                   | SYMBOL           | NAME AND FUNCTION                                                                                               |
|---------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|
| 1                         | V <sub>REF</sub> | GTL reference voltage                                                                                           |
| 2–6, 8, 10–13,<br>15, 23  | ENn<br>nAn       | Data and enable inputs/outputs (LVTTL)<br>on all inputs and pin 15 output.<br>Remaining outputs are open drain. |
| 7, 9, 16, 17–22,<br>24–27 | nBn              | Data inputs/outputs (GTL-/GTL/GTL+)                                                                             |
| 14                        | GND              | Ground (0 V)                                                                                                    |
| 28                        | V <sub>CC</sub>  | Positive supply voltage                                                                                         |

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|------------------------|---------------|-----------------------|------------------|--|
| -40°C to 85°C  | TSSOP – PW             | Tube          | SN74GTL2107PW         | GK2107           |  |
| -40 0 10 85 0  | 1330P - PVV            | Tape and reel | SN74GTL2107PWR        | GK2107           |  |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Xeon is a trademark of Intel Corporation.

## SN74GTL2107 12-BIT GTL-/GTL/GTL+ TO LVTTL TRANSLATOR SCLS699-JULY 2006

#### **FUNCTION TABLES**<sup>(1)</sup>

| INPU | INPUTS  |                         |
|------|---------|-------------------------|
| EN1  | 1BI/2BI | 1AO/2AO<br>(OPEN DRAIN) |
| Н    | L       | L                       |
| Н    | Н       | Н                       |
| L    | Х       | Н                       |

(1) H = High voltage level, L = Low voltage level

| INPUTS |         | OUTPUT                  |
|--------|---------|-------------------------|
| EN2    | 3BI/4BI | 3AO/4AO<br>(OPEN DRAIN) |
| Н      | L       | L                       |
| Н      | Н       | Н                       |
| L      | Х       | Н                       |

| INPUT<br>9BI | OUTPUT<br>9AO |  |  |
|--------------|---------------|--|--|
| L            | L             |  |  |
| Н            | Н             |  |  |

| INPU'       | TS  | OUTPUT      |
|-------------|-----|-------------|
| 10AI1/10AI2 | 9BI | 10BO1/10BO2 |
| L           | L   | L           |
| L           | Н   | L           |
| н           | L   | L           |
| Н           | Н   | н           |

| INP | UTS     | INPUT/OUTPUT          | OUTPUT           |
|-----|---------|-----------------------|------------------|
| EN2 | 5BI/6BI | 5A/6A<br>(OPEN DRAIN) | 7B01/7B02        |
| Н   | L       | L                     | H <sup>(1)</sup> |
| н   | Н       | L <sup>(2)</sup>      | L                |
| н   | Н       | н                     | Н                |
| L   | н       | L <sup>(2)</sup>      | L                |
| L   | н       | н                     | н                |
| L   | L       | н                     | н                |
| L   | L       | L <sup>(2)</sup>      | Н                |

(1) The enable on 7BO1/7BO2 includes a delay that prevents a transient condition (where 5BI/6BI goes from low to high, and the low to high on 5A/6A lags up to 100 ns) from causing a low glitch on the 7BO1/7BO2 outputs.

<sup>(2)</sup> Open-drain input/output terminal is driven to a logic-low state by an external driver.

| INPUT<br>11BI | INPUT/OUTPUT<br>11A<br>(OPEN DRAIN) | OUTPUT<br>11BO |
|---------------|-------------------------------------|----------------|
| L             | Н                                   | L              |
| L             | L <sup>(1)</sup>                    | н              |
| Н             | L                                   | Н              |

(1) Open-drain input/output terminal is driven to a logic-low state by an external driver.

## SN74GTL2107 12-BIT GTL-/GTL/GTL+ TO LVTTL TRANSLATOR

SCLS699-JULY 2006

LOGIC SYMBOL



(1) The enable on 7BO1/7BO2 includes a delay that prevents a transient condition (where 5BI/6BI go from low to high, and the low to high on 5A/6A lags up to 100 ns) from causing a low glitch on the 7BO1/7BO2 outputs.

# SN74GTL2107 12-BIT GTL-/GTL/GTL+ TO LVTTL TRANSLATOR

SCLS699-JULY 2006

## Absolute Maximum Ratings<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                             |                    | MIN  | MAX                                               | UNIT |
|------------------|-------------------------------------------------------------|--------------------|------|---------------------------------------------------|------|
| $V_{CC}$         | Supply voltage range                                        |                    | -0.5 | 4.6                                               | V    |
| V                | Input voltage range <sup>(3)</sup>                          | A port (LVTTL)     | -0.5 | 4.6                                               | V    |
| VI               |                                                             | B port (GTL)       | -0.5 | -0.5         4.6           -0.5         4.6       | v    |
| V                | Output voltage range (output in OFF or HIGH state) $^{(3)}$ | A port             | -0.5 | 4.6                                               | V    |
| Vo               |                                                             | B port             | -0.5 | 4.6                                               | v    |
| I <sub>IK</sub>  | Input diode current                                         | V <sub>1</sub> < 0 |      | -50                                               | mA   |
| I <sub>OK</sub>  | Output diode current                                        | V <sub>O</sub> < 0 |      | -50                                               | mA   |
|                  |                                                             | A port             |      |                                                   | ~ ^  |
|                  | Current into any output in the LOW state                    | B port             |      | 4.6<br>4.6<br>-50<br>-50<br>32<br>30<br>-32<br>62 | mA   |
|                  | Current into any output in the HIGH state                   | A port             |      | -32                                               | mA   |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup>                    |                    |      | 62                                                | °C/W |
| T <sub>stg</sub> | Storage temperature range                                   |                    | -60  | 150                                               | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Voltages are referenced to GND (ground = 0 V). (2)

The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. (3)

The performance capability of a high-performance integrated circuit, in conjunction with its thermal environment, can create junction (4) temperatures that are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

#### **Recommended Operating Conditions**

|                                                            |                                |         | MIN                      | NOM                 | MAX                                                                                                                                                                                                            | UNIT |
|------------------------------------------------------------|--------------------------------|---------|--------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| V <sub>CC</sub>                                            | Supply voltage                 |         | 3                        | 3.3                 | 3.6                                                                                                                                                                                                            | V    |
|                                                            |                                | GTL-    | 0.85                     | 0.9                 | 0.95                                                                                                                                                                                                           |      |
| V <sub>TT</sub>                                            | Termination voltage            | GTL     | 1.14                     | 1.2                 | 1.26                                                                                                                                                                                                           | V    |
|                                                            |                                | GTL+    | 1.35                     | 1.5                 | 1.65                                                                                                                                                                                                           |      |
|                                                            |                                | Overall | 0.5                      | 2/3 V <sub>TT</sub> | 1.8                                                                                                                                                                                                            |      |
|                                                            | REF Reference voltage          | GTL-    | 0.5                      | 0.6                 | 0.63                                                                                                                                                                                                           | V    |
| V REF                                                      | Reference voltage              | GTL     | 0.76                     | 0.8                 | $  \begin{array}{c c} 1.2 & 1.26 \\ \hline 1.5 & 1.65 \\ \hline 3 V_{TT} & 1.8 \\ \hline 0.6 & 0.63 \\ \hline 0.8 & 0.84 \\ \hline 1 & 1.1 \\ \hline 3.3 & 3.6 \\ \hline V_{TT} & 3.6 \\ \hline \end{array}  $ | v    |
|                                                            |                                | GTL+    | 0.07                     | 1.1                 |                                                                                                                                                                                                                |      |
| V                                                          | Langel and the sec             | A port  | 0                        | 3.3                 | 3.6                                                                                                                                                                                                            | V    |
| vı                                                         | Input voltage                  | B port  | 0                        | V <sub>TT</sub>     | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                          | V    |
|                                                            |                                | A port  | 2                        |                     |                                                                                                                                                                                                                | V    |
| vін                                                        | High-level input voltage       | B port  | V <sub>REF</sub> + 50 mV |                     |                                                                                                                                                                                                                | v    |
|                                                            |                                | A port  |                          |                     | 0.8                                                                                                                                                                                                            | V    |
| VIL                                                        | Low-level input voltage        | B port  |                          |                     | $V_{REF} - 50 \text{ mV}$                                                                                                                                                                                      | V    |
| I <sub>ОН</sub>                                            | High-level output current      | A port  |                          |                     | -16                                                                                                                                                                                                            | mA   |
|                                                            |                                | A port  |                          |                     | 16                                                                                                                                                                                                             | mA   |
| V <sub>I</sub><br>V <sub>IH</sub><br>V <sub>IL</sub><br>ЮН | Low-level output current       | B port  |                          |                     | 15                                                                                                                                                                                                             |      |
| T <sub>A</sub>                                             | Operating free-air temperature |         | -40                      |                     | 85                                                                                                                                                                                                             | °C   |

### **Electrical Characteristics**

over recommended operating conditions

|                                | PARAMETER                |                                                                                    | –40°C to 85°C             |        |
|--------------------------------|--------------------------|------------------------------------------------------------------------------------|---------------------------|--------|
| PARAMETER                      |                          | TEST CONDITIONS                                                                    | MIN TYP <sup>(1)</sup> MA | X UNIT |
| $V_{OH}^{(2)}$                 | A port                   | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}, I_{OH} = -100 \mu\text{A}$                | V <sub>CC</sub> – 0.2     | V      |
|                                | A port                   | $V_{CC} = 3 \text{ V}, \text{ I}_{OH} = -16 \text{ mA}$                            | 2.1                       | v      |
| V <sub>OL</sub> <sup>(2)</sup> | A port                   | $V_{CC} = 3 \text{ V}, \text{ I}_{OL} = 16 \text{ mA}$                             | 0                         | .8 V   |
| VOL(=)                         | B port                   | $V_{CC} = 3 \text{ V}, \text{ I}_{OL} = 15 \text{ mA}$                             | 0                         | .4     |
|                                | Anort                    | $V_{CC} = 3.6 \text{ V}, \text{ V}_{I} = V_{CC}$                                   | =                         | :1     |
| I <sub>I</sub>                 | A port                   | $V_{CC} = 3.6, V_I = 0 V$                                                          | =                         | -1 μA  |
|                                | B port                   | $V_{CC} = 3.6 \text{ V}, \text{ V}_{I} = \text{V}_{TT} \text{ or GND}$             | =                         | :1     |
| I <sub>CC</sub>                | A or B port              | $V_{CC} = 3.6 \text{ V}, \text{ V}_{I} = V_{CC} \text{ or GND}, \text{ I}_{O} = 0$ |                           | 2 mA   |
| $\Delta I_{CC}^{(3)}$          | A port or control inputs | $V_{CC} = 3.6 \text{ V}, \text{ V}_{I} = V_{CC} - 0.6 \text{ V}$                   | 50                        | μΑ 00  |
| C <sub>IO</sub>                | A port                   | $V_0 = 3 V \text{ or } 0$                                                          | 5                         |        |
|                                | B port                   | $V_{O} = V_{TT} \text{ or } 0$                                                     | 4                         | pF     |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
(3) This is the increase in supply current for each input that is at the specified LVTTL voltage, rather than V<sub>CC</sub> or GND.

### **Switching Characteristics**

over recommended operating free-air temperature range

|                                 |                         |          |                                                 | GTL-               |     |                                                             | GTL                |     |                                               | GTL+               |     |      |
|---------------------------------|-------------------------|----------|-------------------------------------------------|--------------------|-----|-------------------------------------------------------------|--------------------|-----|-----------------------------------------------|--------------------|-----|------|
| PARAMETER                       |                         | WAVEFORM | $V_{CC} = 3.3 V \pm 0.3 V$<br>$V_{REF} = 0.6 V$ |                    |     | V <sub>CC</sub> = 3.3 V ± 0.3 V<br>V <sub>REF</sub> = 0.8 V |                    |     | $V_{CC} = 3.3 V \pm 0.3 V$<br>$V_{REF} = 1 V$ |                    |     | UNIT |
|                                 |                         |          | MIN                                             | TYP <sup>(1)</sup> | MAX | MIN                                                         | TYP <sup>(1)</sup> | MAX | MIN                                           | TYP <sup>(1)</sup> | MAX |      |
| t <sub>PLH</sub>                | An to Bn                | 1        | 2                                               | 4                  | 8   | 2                                                           | 4                  | 8   | 2                                             | 4                  | 8   | ns   |
| t <sub>PHL</sub>                | AIT TO BIT              | 1        | 2                                               | 5.5                | 10  | 2                                                           | 5.5                | 10  | 2                                             | 5.5                | 10  | 115  |
| t <sub>PLH</sub>                | 9BI to 9AO              | 2        | 2                                               | 5.5                | 10  | 2                                                           | 5.5                | 10  | 2                                             | 5.5                | 10  | ns   |
| t <sub>PHL</sub>                | 9DI 10 9AO              | 2        | 2                                               | 5.5                | 10  | 2                                                           | 5.5                | 10  | 2                                             | 5.5                | 10  | 115  |
| t <sub>PLH</sub>                | 9BI to 10BOn            | 3        | 2                                               | 6                  | 11  | 2                                                           | 6                  | 11  | 2                                             | 6                  | 11  | 20   |
| t <sub>PHL</sub>                | 96110 106011            | 5        | 2                                               | 6                  | 11  | 2                                                           | 6                  | 11  | 2                                             | 6                  | 11  | ns   |
| t <sub>PLH</sub>                | 11BI to 11BO            | 0        | 2                                               | 8                  | 13  | 2                                                           | 8                  | 13  | 2                                             | 8                  | 13  | ns   |
| t <sub>PHL</sub> <sup>(2)</sup> |                         | 3        | 2                                               | 14                 | 21  | 2                                                           | 14                 | 21  | 2                                             | 14                 | 21  | ns   |
| t <sub>PLH</sub>                | Bn to Bn                | 3        | 4                                               | 7                  | 11  | 4                                                           | 7                  | 11  | 4                                             | 7                  | 11  | ns   |
| t <sub>PHL</sub>                |                         | 5        | 120                                             | 205                | 350 | 120                                                         | 205                | 350 | 120                                           | 205                | 350 | 115  |
| t <sub>PLZ</sub>                | ENn to An               | 5        | 1                                               | 3                  | 7   | 1                                                           | 3                  | 7   | 1                                             | 3                  | 7   | ns   |
| t <sub>PZL</sub>                | ENH IO AH               | 5        | 1                                               | 3                  | 7   | 1                                                           | 3                  | 7   | 1                                             | 3                  | 7   | 115  |
| t <sub>PLZ</sub>                | $B_{n}$ to $A_{n}(I/O)$ | 4        | 2                                               | 5                  | 10  | 2                                                           | 5                  | 10  | 2                                             | 5                  | 10  |      |
| t <sub>PZL</sub>                | Bn to An (I/O)          | 4        | 2                                               | 5                  | 10  | 2                                                           | 5                  | 10  | 2                                             | 5                  | 10  | ns   |
| t <sub>PLZ</sub>                | Bn to An                | 4        | 2                                               | 5                  | 10  | 2                                                           | 5                  | 10  | 2                                             | 5                  | 10  | ns   |
| t <sub>PZL</sub>                |                         | 4        | 2                                               | 5                  | 10  | 2                                                           | 5                  | 10  | 2                                             | 5                  | 10  |      |
| t <sub>PLZ</sub>                |                         | F        | 1                                               | 3                  | 7   | 1                                                           | 3                  | 7   | 1                                             | 3                  | 7   |      |
| t <sub>PZL</sub>                | EN2 to An (I/O)         | 5        | 1                                               | 3                  | 7   | 1                                                           | 3                  | 7   | 1                                             | 3                  | 7   | ns   |

(1) All typical values are measured at  $V_{CC}$  = 3.3 V and  $T_A$  = 25°C. (2) Includes –7.6-ns RC rise time of test-load pullup on 11 A, 1.5-k $\Omega$  pullup, and 21-pF load on 11 A has approximately 23-ns RC rise time.

# SN74GTL2107 12-BIT GTL-/GTL/GTL+ TO LVTTL TRANSLATOR

SCLS699-JULY 2006



#### PARAMETER MEASUREMENT INFORMATION $V_{TT} = 1.2 \text{ V}, \text{ V}_{REF} = 0.8 \text{ V}$ for GTL and $V_{TT} = 1.5 \text{ V}, \text{ V}_{REF} = 1 \text{ V}$ for GTL+



NOTES: A.  $C_{L}$  includes probe and jig capacitance.

B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.

C. The outputs are measured one at a time, with one transition per measurement.

#### Figure 1. Load Circuits and Voltage Waveforms

**APPLICATION INFORMATION** 



#### **Frequently Asked Questions**

**Question 1:** On the SN74GTL2107 LVTTL input, specifically 10Al1 and 10Al2, when the SN74GTL2107 is powered down, these inputs may be pulled up to 3.3 V, and we want to ensure that there is no leakage path to the power rail under this condition. Are the LVTTL inputs high impedance when the device is powered down, and will there be any leakage?

**Answer 1:** When the device is powered down, the LVTTL inputs are in a high-impedance state and do not leak to  $V_{DD}$  if they are pulled high while the device is powered down.

Question 2: Do all the LVTTL inputs have the same powered-down characteristic?

#### Answer 2: Yes

**Question 3:** What is the condition of the other GTL I/O and LVTTL output pins when the device is powered down?

**Answer 3:** The open-drain outputs, both GTL and LVTTL, do not leak to the power supply if they are pulled high while the device is powered down. The GTL inputs also do not leak to the power supply under the same conditions. The LVTTL totem-pole outputs, however, are not open-drain type outputs, and there is current flow on these pins if they are pulled high when  $V_{DD}$  is at ground.

24-Jan-2013

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish |                    | Op Temp (°C) |        | Samples |
|------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|--------------------|--------------|--------|---------|
|                  | (1)    |              | Diawing            |      |             | (2)                        |                  | (3)                |              | (4)    |         |
| SN74GTL2107PW    | ACTIVE | TSSOP        | PW                 | 28   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | GK2107 | Samples |
| SN74GTL2107PWG4  | ACTIVE | TSSOP        | PW                 | 28   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | GK2107 | Samples |
| SN74GTL2107PWR   | ACTIVE | TSSOP        | PW                 | 28   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | GK2107 | Samples |
| SN74GTL2107PWRG4 | ACTIVE | TSSOP        | PW                 | 28   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | GK2107 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





www.ti.com

24-Jan-2013

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

Pin1 Quadrant

Q1

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) |
| SN74GTL2107PWR              | TSSOP           | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Feb-2013



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74GTL2107PWR | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |

PW (R-PDSO-G28)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
 B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





All linear dimensions are in millimeters. Α.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





All linear dimensions are in millimeters. Α.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated