



SLAS403B-NOVEMBER 2004-REVISED FEBRUARY 2007

## 14-Bit, Serial Input Multiplying Digital-to-Analog Converter

#### **FEATURES**

- 14-Bit Monotonic
- ±1 LSB INL
- ±0.5 LSB DNL
- Low Noise: 12 nV/√Hz
   Low Power: I<sub>DD</sub> = 2 μA
- +2.7 V to +5.5 V Analog Power Supply
- 2 mA Full-Scale Current ±20% with V<sub>REF</sub> = 10 V
- 0.5 µs Settling Time
- 4-Quadrant Multiplying Reference-Input
- Reference Bandwidth: 10 MHz
- ±10 V Reference Input
- Reference Dynamics: -105 THD
- 3-Wire 50-MHz Serial Interface
- Tiny 8-Lead 3 x 3 mm SON and 3 x 5 mm MSOP Packages
- Industry-Standard Pin Configuration

#### **APPLICATIONS**

- Automatic Test Equipment
- Instrumentation
- Digitally Controlled Calibration
- Industrial Control PLCs

#### DESCRIPTION

The DAC8801 multiplying digital-to-analog converter is designed to operate from a single 2.7-V to 5.5-V supply.

The applied external reference input voltage  $V_{REF}$  determines the full-scale output current. An internal feedback resistor ( $R_{FB}$ ) provides temperature tracking for the full-scale output when combined with an external I-to-V precision amplifier.

A serial-data interface offers high-speed, three-wire microcontroller compatible inputs using data-in (SDI), clock (CLK), and chip select (CS).

On power-up, the DAC register is filled with zeroes, and the DAC output is at zero scale.

The DAC8801 is packaged in space-saving 8-lead SON and MSOP packages.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION (1)

| PRODUCT | MINIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | DIFFERENTIAL<br>NONLINEARITY<br>(LSB) | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY |
|---------|------------------------------------------|---------------------------------------|------------------|-----------------------|-----------------------------------|--------------------|--------------------|---------------------------------|
| DAC8801 | ±1                                       | ±0.5                                  | MSOP-8           | DGK                   | -40°C to 85°C                     | F01                | DAC8801IDGKT       | Tape and Reel,<br>250           |
| DAC8801 | ±1                                       | ±0.5                                  | MSOP-8           | DGK                   | -40°C to 85°C                     | F01                | DAC8801IDGKR       | Tape and Reel,<br>2500          |
| DAC8801 | ±1                                       | ±0.5                                  | SON-8            | DRB                   | -40°C to 85°C                     | E01                | DAC8801IDRBT       | Tape and Reel,<br>250           |
| DAC8801 | ±1                                       | ±0.5                                  | SON-8            | DRB                   | -40°C to 85°C                     | E01                | DAC8801IDRBR       | Tape and Reel,<br>2500          |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or refer to our web site at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

|                                            |                   | DAC8801                            | UNITS |  |  |  |
|--------------------------------------------|-------------------|------------------------------------|-------|--|--|--|
| V <sub>DD</sub> to GND                     |                   | -0.3 to 7                          | V     |  |  |  |
| Digital Input voltage to GND               |                   | $-0.3 \text{ to } +V_{DD} + 0.3$   | V     |  |  |  |
| V <sub>OUT</sub> to GND                    |                   | $-0.3 \text{ to } +V_{DD} + 0.3$   | V     |  |  |  |
| Operating temperature range                |                   | -40 to 105                         | °C    |  |  |  |
| V <sub>REF</sub> , R <sub>FB</sub> to GND  |                   | -25 to 25                          | V     |  |  |  |
| Storage temperature range -65 to 150       |                   |                                    |       |  |  |  |
| Junction temperature range (T <sub>J</sub> | max)              | 125                                | °C    |  |  |  |
| Power dissipation                          |                   | $(T_J \max - T_A) / R_{\Theta JA}$ | W     |  |  |  |
| Thermal impedance, R <sub>⊙JA</sub>        |                   | 55                                 | °C/W  |  |  |  |
| Lead temperature, soldering                | Vapor phase (60s) | 215                                | °C    |  |  |  |
| Lead temperature, soldering                | Infrared (15s)    | 220                                | °C    |  |  |  |
| ESD rating, HBM                            |                   | 4000                               | V     |  |  |  |
| ESD rating, CDM                            |                   | 1000                               | V     |  |  |  |

<sup>(1)</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



## **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 2.7 V to 5.5 V;  $I_{OUT}$  = Virtual GND, GND = 0 V;  $V_{REF}$  = 10 V;  $T_{A}$  = Full Operating Temperature; all specifications -40°C to 85°C unless otherwise noted.

|                    | DADAMETER                                  | CONDITIONS                                                      | D   | AC8801 |      | LINUTO           |
|--------------------|--------------------------------------------|-----------------------------------------------------------------|-----|--------|------|------------------|
|                    | PARAMETER                                  | CONDITIONS                                                      | MIN | TYP    | MAX  | UNITS            |
| STATIC             | PERFORMANCE                                |                                                                 | Ш   |        |      |                  |
|                    | Resolution                                 |                                                                 | 14  |        |      | Bits             |
|                    | Relative accuracy                          |                                                                 |     |        | ±1   | LSB              |
|                    | Differential nonlinearity                  |                                                                 |     |        | ±0.5 | LSB              |
|                    | Output leakage current                     | Data = 0000h, T <sub>A</sub> = 25°C                             |     |        | 10   | nA               |
|                    | Output leakage current                     | Data = 0000h, T <sub>A</sub> = T <sub>MAX</sub>                 |     |        | 10   | nA               |
|                    | Full-scale gain error                      | All ones loaded to DAC register                                 |     | ±1     | ±4   | mV               |
|                    | Full-scale tempco                          |                                                                 |     | ±3     |      | ppm of<br>FSR/°C |
| OUTPU              | IT CHARACTERISTICS(1)                      |                                                                 | 1   |        |      |                  |
|                    | Output current                             |                                                                 |     | 2      |      | mA               |
|                    | Output capacitance                         | Code dependent                                                  |     | 50     |      | pF               |
| REFER              | ENCE INPUT <sup>(1)</sup>                  |                                                                 |     |        |      |                  |
|                    | V <sub>REF</sub> Range                     |                                                                 | -15 |        | 15   | V                |
|                    | Input resistance                           |                                                                 |     | 5      |      | kΩ               |
|                    | Input capacitance                          |                                                                 |     | 5      |      | pF               |
| LOGIC              | INPUTS AND OUTPUT(1)                       |                                                                 |     |        |      |                  |
| .,                 | Innut law valtage                          | V <sub>DD</sub> = 2.7V                                          |     |        | 0.6  | V                |
| $V_{IL}$           | Input low voltage                          | V <sub>DD</sub> = 5V                                            |     |        | 0.8  | V                |
| . ,                | Lament In Sala and Lama                    | V <sub>DD</sub> = 2.7V                                          | 2.1 |        |      | V                |
| $V_{IH}$           | Input high voltage                         | V <sub>DD</sub> = 5V                                            | 2.4 |        |      | V                |
| I <sub>IL</sub>    | Input leakage current                      |                                                                 |     |        | 10   | μΑ               |
| C <sub>IL</sub>    | Input capacitance                          |                                                                 |     |        | 10   | pF               |
| INTERF             | FACE TIMING                                |                                                                 |     |        |      |                  |
| f <sub>CLK</sub>   | Clock input frequency                      |                                                                 |     |        | 50   | MHz              |
| t <sub>(CH)</sub>  | Clock pulse width high                     |                                                                 | 10  |        |      | ns               |
| t <sub>(CL)</sub>  | Clock pulse width low                      |                                                                 | 10  |        |      | ns               |
| t <sub>(CSS)</sub> | CS to Clock setup time                     |                                                                 | 0   |        |      | ns               |
| t <sub>(CSH)</sub> | Clock to CS hold time                      |                                                                 | 10  |        |      | ns               |
| t <sub>(DS)</sub>  | Data setup time                            |                                                                 | 5   |        |      | ns               |
| t <sub>(DH)</sub>  | Data hold time                             |                                                                 | 10  |        |      | ns               |
| POWE               | R REQUIREMENTS                             |                                                                 |     |        |      |                  |
| $V_{DD}$           |                                            |                                                                 | 2.7 |        | 5.5  | V                |
|                    | I <sub>DD</sub> (normal operation)         | Logic inputs = 0 V                                              |     |        | 5    | μΑ               |
|                    | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                            |     | 3      | 5    | μΑ               |
|                    | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                            |     | 1      | 2.5  | μΑ               |
| AC CH              | ARACTERISTICS(1)(2)                        |                                                                 | Ш   |        |      |                  |
|                    |                                            | To ±0.1% of full-scale, Data = 0000h to 3FFFh to 0000h          |     | 0.3    |      |                  |
| t <sub>s</sub>     | Output voltage settling time               | To ±0.006% of full-scale, Data = 0000h to 3FFFh to 0000h        |     | 0.5    |      | μs               |
|                    | Reference multiplying BW                   | V <sub>REF</sub> = 5 V <sub>PP</sub> , Data = 3FFFh             |     | 10     |      | MHz              |
|                    | DAC glitch impulse                         | V <sub>REF</sub> = 0 V, Data = 3FFFh to 2000h                   |     | 2      |      | nV/s             |
|                    | Feedthrough error                          | V <sub>REF</sub> = 100 mV <sub>RMS</sub> , 100kHz, Data = 0000h |     | -70    |      | dB               |
|                    | Digital feedthrough                        | CS = 1 and f <sub>CLK</sub> = 1MHz                              |     | 2      |      | nV/s             |

<sup>(1)</sup> Specified by design and characterization, not production tested.(2) All ac characteristic tests are performed in a closed-loop system using the THS4011 I-to-V converter amplifier.



## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{DD}$  = 2.7 V to 5.5 V;  $I_{OUT}$  = Virtual GND, GND = 0 V;  $V_{REF}$  = 10 V;  $T_A$  = Full Operating Temperature; all specifications -40°C to 85°C unless otherwise noted.

| PARAMETER                 | CONDITIONS                                                     | D/  |      | UNITS |                    |
|---------------------------|----------------------------------------------------------------|-----|------|-------|--------------------|
| FARAWETER                 | CONDITIONS                                                     | MIN | TYP  | MAX   | UNITS              |
| Total harmonic distortion | V <sub>REF</sub> = 5 V <sub>PP</sub> , Data = 3FFFh, f = 1 kHz |     | -105 |       | dB                 |
| Output spot noise voltage | f = 1 kHz, BW = 1 Hz                                           |     | 12   |       | nV/√ <del>Hz</del> |

### **PIN ASSIGNMENTS**



#### **TERMINAL FUNCTIONS**

| PIN | NAME             | DESCRIPTION                                                                                                                     |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 1   | CLK              | Clock input, positive edge triggered clocks data into shift register                                                            |
| 2   | SDI              | Serial register input, data loads directly into the shift register MSB first. Extra leading bits are ignored.                   |
| 3   | $R_{FB}$         | Internal matching feedback resistor. Connect to external op amp output.                                                         |
| 4   | $V_{REF}$        | DAC reference input pin. Establishes DAC full-scale voltage. Constant input resistance versus code.                             |
| 5   | I <sub>OUT</sub> | DAC current output. Connects to inverting terminal of external precision I to V op amp.                                         |
| 6   | GND              | Analog and digital ground                                                                                                       |
| 7   | $V_{DD}$         | Posiitve power supply input. Specified range of operation 2.7 V to 5.5 V.                                                       |
| 8   | CS               | Chip select, active low digital input. Transfers shift register data to DAC register on rising edge. See Table 1 for operation. |



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5 V

At  $T_A = 25^{\circ}C$ , +V<sub>DD</sub> = 5 V, unless otherwise noted.



#### Figure 1.



Figure 3.



Figure 5.

## DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 2.

# DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE



Figure 4.

# DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE



Figure 6.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5 V (continued)

At  $T_A = 25$ °C, + $V_{DD} = 5$  V, unless otherwise noted.



0x2000 0x1000 0x1000 0x1000 0x0000 0x000 0x00 0x00

REFERENCE BANDWIDTH

Figure 7.

Figure 8.





Figure 9.

Figure 10.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 2.7 V

At  $T_A = 25$ °C, + $V_{DD} = 2.7$  V, unless otherwise noted.



#### Figure 11.



Figure 13.



Figure 15.

# DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE



Figure 12.

# DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE



Figure 14.

# DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE



Figure 16.



#### THEORY OF OPERATION

The DAC8801 is a single channel current output, 16-bit digital-to-analog converter (DAC). The architecture, illustrated in Figure 17, is an R-2R ladder configuration with the three MSBs segmented. Each 2R leg of the ladder is either switched to GND or the  $I_{OUT}$  terminal. The  $I_{OUT}$  terminal of the DAC is held at a virtual GND potential by the use of an external I/V converter op amp. The R-2R ladder is connected to an external reference input  $V_{REF}$  that determines the DAC full-scale current. The R-2R ladder presents a code independent load impedance to the external reference of 5 k $\Omega$ ± 25%. The external reference voltage can vary in a range of -10 V to 10 V, thus providing bipolar  $I_{OUT}$  current operation. By using an external I/V converter and the DAC8801  $R_{FB}$  resistor, output voltage ranges of - $V_{REF}$  to  $V_{REF}$  can be generated.

When using an external I/V converter and the DAC8801 R<sub>FB</sub> resistor, the DAC output voltage is given by Equation 1:



Figure 17. Equivalent R-2R DAC Circuit

Each DAC code determines the 2R leg switch position to either GND or  $I_{OUT}$ . Because the DAC output impedance as seen looking into the  $I_{OUT}$  terminal changes versus code, the external I/V converter noise gain will also change. Because of this, the external I/V converter op amp must have a sufficiently low offset voltage such that the amplifier offset is not modulated by the DAC  $I_{OUT}$  terminal impedance change. External op amps with large offset voltages can produce INL errors in the transfer function of the DAC8801 due to offset modulation versus DAC code. For best linearity performance of the DAC8801, an op amp (OPA277) as shown in Figure 18 is recommended. This circuit allows  $V_{RFF}$  to swing from -10V to +10V.



Figure 18. Voltage Output Configuration





Figure 19. DAC8801 Timing Diagram

Table 1. Control Logic Truth Table (1)

| CLK        | <u>cs</u> | Serial Shift Register                           | DAC Register                         |
|------------|-----------|-------------------------------------------------|--------------------------------------|
| X          | Н         | No effect                                       | Latched                              |
| <b>1</b> + | L         | Shift register data advanced one bit            | Latched                              |
| X          | Н         | No effect                                       | Latched                              |
| X          | <b>^+</b> | Shift register data transferred to DAC register | New data loaded from serial register |

(1) ↑+ Positive logic transition; X = Don't care

Table 1. Serial Input Register Data Format, Data Loaded MSB First

| Bit                 | B13<br>(MSB) | B12 | B11 | B10 | В9 | B8 | В7 | B6 | B5 | B4 | В3 | B2 | B1 | B0<br>(LSB) |
|---------------------|--------------|-----|-----|-----|----|----|----|----|----|----|----|----|----|-------------|
| Data <sup>(1)</sup> | D13          | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0          |

(1) A full 16-bit data word can be loaded into the serial register, but only the last 14 bits are transferred to the DAC register when  $\overline{\text{CS}}$  goes high.

#### **APPLICATION INFORMATION**

### **Stability Circuit**

For a current-to-voltage design as shown in Figure 20, the DAC8801 current output (I<sub>OUT</sub>) and the connection with the inverting node of the op amp should be as short as possible and according to correct PCB layout design. For each code change there is a step function. If the GBP of the op amp is limited and parasitic capacitance is excessive at the inverting node then gain peaking is possible. Therefore, for circuit stability, a compensation capacitor C1 (4 pF to 20 pF typ) can be added to the design as shown in Figure 20.



Figure 20. Gain Peaking Prevention Circuit With Compensation Capacitor

#### **Positive Voltage Output Circuit**

As shown in Figure 21, in order to generate a positive voltage output, a negative reference is input to the DAC8801. This design is suggested instead of using an inverting amp to invert the output due to tolerance errors of the resistor. For a negative reference,  $V_{OUT}$  and GND of the reference are level-shifted to a virtual ground and a -2.5 V input to the DAC8801 with an op amp.



Figure 21. Positive Voltage Output Circuit



### **APPLICATION INFORMATION (continued)**

#### **Bipolar Output Circuit**

The DAC8801, as a 2-quadrant multiplying DAC, can be used to generate a unipolar output. The polarity of the full-scale output  $I_{OUT}$  is the inverse of the input reference voltage at  $V_{REF}$ .

Some applications require full 4-quadrant multiplying capabilities or bipolar output swing. As shown in Figure 22, external op amp U4 is added as a summing amp and has a gain of 2X that widens the output span to 5 V. A 4-quadrant multiplying circuit is implemented by using a 2.5-V offset of the reference voltage to bias U4. According to the circuit transfer equation given in Equation 2, input data (D) from code 0 to full scale produces output voltages of  $V_{OUT} = -2.5 \text{ V}$  to  $V_{OUT} = 2.5 \text{ V}$ .

$$V_{OUT} = \left(\frac{D}{16,384} - 1\right) \times V_{REF}$$

$$\begin{array}{c} 10 \text{ k}\Omega & 10 \text{ k}\Omega \\ \hline V_{DD} & V_{REF} \\ \hline V_{DD} & V_{REF}$$

Figure 22. Bipolar Output Circuit

### **Programmable Current Source Circuit**

A DAC8801 can be integrated into the circuit in Figure 23 to implement an improved Howland current pump for precise voltage to current conversions. Bidirectional current flow and high voltage compliance are two features of the circuit. A application of this circuit includes a 4-mA to 20-mA current transmitter with up to a  $500-\Omega$  load. With a matched resistor network, the load current of the circuit is shown in Equation 3:

$$I_{L} = \frac{\left(R2 + R3\right) / R1}{R3} \times V_{REF} \times D \tag{3}$$



Figure 23. Programmable Bidirectional Current Source Circuit



#### **APPLICATION INFORMATION (continued)**

The value of R3 in the previous equation can be reduced to increase the output current drive of U3. U3 can drive  $\pm 20$  mA in both directions with voltage compliance limited up to 15 V by the U3 voltage supply. Elimination of the circuit compensation capacitor C1 in the circuit is not suggested because of the change in the output impedance  $Z_O$ , according to Equation 4:

$$Z_{0} = \frac{R1'R3(R1 + R2)}{R1(R2' + R3') - R1'(R2 + R3)}$$
(4)

As shown in Equation 4, with matched resistors,  $Z_O$  is infinite and the circuit is optimum for use as a current source. However, if unmatched resistors are used,  $Z_O$  is positive or negative with negative output impedance being a potential cause of oscillation. Therefore, by incorporating C1 into the circuit, possible oscillation problems are eliminated. The value of C1 can be determined for critical applications; however, for most applications a value of several pF is suggested.

#### **Cross-Reference**

The DAC8801 has an industry-standard pinout. Table 2 provides the cross-reference information.

#### **Table 2. Cross Reference**

| PRODUCT     | INL<br>(LSB) | DNL<br>(LSB) | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>DESCIPTION | PACKAGE<br>OPTION | CROSS<br>REFERENCE |
|-------------|--------------|--------------|-----------------------------------|-----------------------|-------------------|--------------------|
| DAC8801IDGK | ±1           | ±1           | -40°C to +85°C                    | 8-Lead MicroSOIC      | MSOP-8            | ADS5553CRM         |
| DAC8801IDRB | ±1           | ±1           | -40°C to +85°C                    | 8-Lead Small Outline  | SON-8             | N/A                |

#### Table 3. DAC8801 Revision History

| Revision | Date  | Description                                                                                                           |
|----------|-------|-----------------------------------------------------------------------------------------------------------------------|
| Α        | 12/04 | Removed the "Product Preview" label.                                                                                  |
|          |       | Added information to the Features.                                                                                    |
|          |       | Added Output leakage current Data = 0000h, T <sub>A</sub> = T <sub>MAX</sub> in the Electrical Characteristics table. |
|          |       | Added Input high voltage for 2.7 V and 5 V in the Electrical Characteristics table.                                   |
|          |       | Changed the values of the Power Requirements and the AC characteristics in the Electrical Characteristics table.      |
| В        | 10/06 | Changed the ESD rating, HBM from 1500 to 4000 in the Absolute Maximum Ratings.                                        |
|          |       | Revised Figure 8.                                                                                                     |





11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| DAC8801IDGKR     | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | F01               | Samples |
| DAC8801IDGKRG4   | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | F01               | Samples |
| DAC8801IDGKT     | ACTIVE     | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | F01               | Samples |
| DAC8801IDGKTG4   | ACTIVE     | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | F01               | Samples |
| DAC8801IDRBR     | ACTIVE     | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | E01               | Samples |
| DAC8801IDRBRG4   | ACTIVE     | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | E01               | Samples |
| DAC8801IDRBT     | ACTIVE     | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | E01               | Samples |
| DAC8801IDRBTG4   | ACTIVE     | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | E01               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## **PACKAGE OPTION ADDENDUM**

11-Apr-2013

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2013

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficultions are nominal | All differsions are nominal |                    |   |      |                          |                          |            |            |            |            |           |                  |  |  |
|-------------------------------|-----------------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--|--|
| Device                        | Package<br>Type             | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |  |  |
| DAC8801IDGKR                  | VSSOP                       | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |  |  |
| DAC8801IDGKT                  | VSSOP                       | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |  |  |
| DAC8801IDRBR                  | SON                         | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |  |  |
| DAC8801IDRBT                  | SON                         | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |  |  |

www.ti.com 24-Apr-2013



\*All dimensions are nominal

| 7 til diffictioloffo are florifital |              |                 |      |      |             |            |             |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| DAC8801IDGKR                        | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| DAC8801IDGKT                        | VSSOP        | DGK             | 8    | 250  | 367.0       | 367.0      | 35.0        |
| DAC8801IDRBR                        | SON          | DRB             | 8    | 3000 | 338.1       | 338.1      | 20.6        |
| DAC8801IDRBT                        | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



## DRB (S-PVSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-2/N 09/12

NOTE: All linear dimensions are in millimeters



## DRB (S-PVSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>