

## **DUAL DIFFERENTIAL DRIVERS AND RECEIVERS**

Check for Samples: SN7534050, SN7534051

#### **FEATURES**

- Meet or Exceed Standards TIA/EIA-422-B and ITU Recommendation V.11
- Operate From Single 5-V Power Supply
- Driver Positive and Negative Current Limiting
- Receiver Input Sensitivity: ±200mV
- Receiver Input Impedance: 12 kΩ Min
- Driver 3-State Outputs
- Receiver 3-State Outputs (SN7534050 Only)





# SN7534051...N OR NS PACKAGE (TOP VIEW)



#### **DESCRIPTION**

The SN7534050 and SN7534051 dual differential drivers and receivers are monolithic integrated circuits designed to meet the requirements of ANSI standards TIA/EIA-422-B and ITU Recommendations V.11.

The driver outputs provide limiting for both positive and negative currents and thermal shutdown protection from line fault conditions on transmission bus line.

The SN7534050 combines dual 3-state differential drivers and dual 3-state differential input receivers. The drivers and receivers have active-high and active-low enables, respectively which can be externally connected together to function as direction control. SN7534051 drivers each have an individual active-high enable.

#### ORDERING INFORMATION

| T <sub>A</sub> | P/                     | ACKAGE <sup>(1)</sup> (2) | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|---------------------------|-----------------------|------------------|
|                | PDIP – N               | Tube of 25                | SN7534050N            | SN7534050N       |
|                | Tube of 50 SN7534050NS | SN7534050                 |                       |                  |
| 2000 +- 0500   | SOP – NS               | Reel of 2000              | SN7534050NSR          | SN7534050        |
| –20°C to 85°C  | PDIP – N               | Tube of 25                | SN7534051N            | SN7534051N       |
|                | COD NC                 | Tube of 50                | SN7534051NS           | SN7534051        |
|                | SOP – NS               | Reel of 2000              | SN7534051NSR          | SN7534051        |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



#### **FUNCTION TABLES**

### Table 1. SN7534050, SN7534051 Each Driver<sup>(1)</sup>

| INPUT | ENABLE | OUT | PUTS |
|-------|--------|-----|------|
| D     | DE     | Υ   | Z    |
| Н     | Н      | Н   | L    |
| L     | Н      | L   | Н    |
| Х     | L      | Z   | Z    |

H = high level, L = low level,
X = irrelevant, Z = high impedance (off)

## Table 2. SN7534050 Each Receiver<sup>(1)</sup>

| DIFFERENTIAL<br>INPUTS,<br>A-B                          | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | L            | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L            | ?           |
| $V_{ID} \leq -0.2 \text{ V}$                            | L            | L           |
| X                                                       | Н            | Z           |

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

Table 3. SN7534051 Each Receiver<sup>(1)</sup>

| DIFFERENTIAL<br>INPUTS,<br>A-B                          | OUTPUT<br>R |
|---------------------------------------------------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | ?           |
| V <sub>ID</sub> ≤ -0.2 V                                | L           |

(1) H = high level, L = low level, ? = indeterminate



#### **LOGIC DIAGRAMS**





## **SCHEMATIC OF INPUTS**



All resistor values are nominal.



## **SCHEMATIC OF OUTPUTS**



All resistor values are nominal.

## Absolute Maximum Ratings(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                           |                                          | MIN | MAX | UNIT           |
|------------------|-------------------------------------------|------------------------------------------|-----|-----|----------------|
| $V_{CC}$         | Supply voltage <sup>(2)</sup>             |                                          |     | 7   | V              |
| VI               | Input voltage                             | DE, RE, D inputs                         |     | 7   | V              |
| Vi               | Receiver input voltage                    |                                          |     | ±25 | V              |
| $V_{\text{ID}}$  | Receiver differential output voltage (3)  | Receiver differential output voltage (3) |     |     |                |
| Vo               | Driver output voltage range               | Driver output voltage range              |     |     |                |
| $I_{OL}$         | Receiver low-level output current         |                                          |     | 50  | mA             |
| 0                | Dealer at the area discovered (4)         | N package                                |     | 66  | 9 <b>C</b> AA7 |
| $\theta_{JA}$    | Package thermal impedance (4)             | NS package                               |     | 68  | °C/W           |
|                  | Operating free-air temperature range      |                                          | -20 | 85  | °C             |
| T <sub>stg</sub> | Storage temperature range                 | -65                                      | 150 | °C  |                |
|                  | Lead temperature, 1.6 mm (1/16 in) from o | case for 10 s                            |     | 260 | °C             |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> All voltages, except differential input voltage, are with respect to the network GND.

<sup>(3)</sup> Differential input voltage is measured at the noninverting terminal, with respect to the inverting terminal.

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

www.ti.com

#### **Recommended Operating Conditions**

|                 |                                          |           | MIN  | NOM | MAX  | UNIT |
|-----------------|------------------------------------------|-----------|------|-----|------|------|
| V <sub>CC</sub> | Supply voltage                           |           | 4.75 | 5   | 5.25 | V    |
| $V_{IH}$        | High-level input voltage                 | DE, RE, D | 2    |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage                  | DE, RE, D |      |     | 8.0  | V    |
| V <sub>IC</sub> | Common-mode input voltage <sup>(1)</sup> | Receiver  |      |     | ±7   | V    |
| V <sub>ID</sub> | Differential input voltage               | Receiver  |      |     | ±12  | V    |
|                 | Lligh lovel output ourrent               | Driver    |      |     | 40   | mA   |
| IOH             | High-level output current                | Receiver  |      |     | -400 | μΑ   |
|                 | Lavidaval avtavt avasat                  | Driver    |      |     | -40  | A    |
| I <sub>OL</sub> | Low-level output current Receiver        |           |      |     | 16   | mA   |
| T <sub>A</sub>  | Operating free-air temperature           |           | -20  |     | 85   | °C   |

<sup>(1)</sup> Refer to TIA/EIA-422-B for exact conditions.

#### **DRIVER SECTION**

#### **Electrical Characteristics**

over recommended supply voltage and operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                   | TEST                                       | CONDITIONS                                                               | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|-------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------|-----|--------------------|------|------|
| V <sub>OH</sub>  | High-level output voltage                                   | V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0 | V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -20 mA |     |                    |      | V    |
| V <sub>OL</sub>  | Low-level output voltage                                    | V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0 | 0.8 V, I <sub>OL</sub> = 20 mA                                           |     | 1.1                |      | V    |
| V <sub>OD1</sub> | Differential output voltage                                 | $I_O = 0 \text{ mA}$                       |                                                                          | 1.5 |                    | 6    | V    |
| $V_{OD2}$        | Differential output voltage <sup>(2)</sup>                  | $R_L = 100 \Omega$ ,                       | See Figure 1                                                             | 2   |                    |      | V    |
| $\Delta V_{OD}$  | Change in magnitude of differential output voltage (2)      | $R_L = 100 \Omega$ ,                       | See Figure 1                                                             |     |                    | ±0.4 | V    |
| V <sub>oc</sub>  | Common-mode output voltage <sup>(2)</sup>                   | $R_L = 100 \Omega$ ,                       | See Figure 1                                                             |     |                    | ±3   | V    |
| ΔV <sub>OC</sub> | Change in magnitude of differential common-mode voltage (2) | $R_L = 100 \Omega$ ,                       | See Figure 1                                                             |     |                    | ±0.4 | V    |
|                  | 0.1                                                         | V 0 V                                      | V <sub>O</sub> = 6 V                                                     |     |                    | 100  | ^    |
| I <sub>off</sub> | Output current with power off <sup>(2)</sup>                | $V_{CC} = 0 V$                             | V <sub>O</sub> = -0.25 V                                                 |     |                    | -100 | μA   |
| l <sub>OZ</sub>  | High-impedance-state output current                         | $V_0 = -0.25 \text{ V to}$                 | 6 V                                                                      |     |                    | ±100 | μΑ   |
| I <sub>IH</sub>  | High-level input current                                    | V <sub>I</sub> = 2.7 V                     |                                                                          |     |                    | 20   | μΑ   |
| I <sub>IL</sub>  | Low-level input current                                     | V <sub>I</sub> = 0.4 V                     |                                                                          |     |                    | -100 | μΑ   |
| los              | Short-circuit output current <sup>(2)</sup> (3)             | $V_O = V_{CC}$ or GNI                      | )                                                                        | -30 |                    | -150 | mA   |
|                  | Complex compact (total and long)                            | Nalaad                                     | Output enabled                                                           |     | 80                 | 110  | A    |
| I <sub>CC</sub>  | Supply current (total package)                              | No load                                    | Output disabled                                                          |     | 50                 | 80   | mA   |

All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25 °C. Refer to TIA-EIA-422-B for exact conditions.

Copyright © 2007–2013, Texas Instruments Incorporated

Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.



## **Switching Characteristics**

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ 

|                    | PARAMETER                                         | TEST CONDITIONS                                   | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------------------------------|---------------------------------------------------|-----|-----|-----|------|
| t <sub>d(OD)</sub> | Differential output delay time                    | $R_L = 100 \Omega$ , $C_L = 50 pF$ , See Figure 3 |     | 20  | 25  | ns   |
| $t_{t(OD)}$        | Differential output transition time               | $R_L = 100 \Omega$ , $C_L = 50 pF$ , See Figure 3 |     | 27  | 35  | ns   |
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output | $R_L = 27 \Omega$ , See Figure 4                  |     | 20  | 25  | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level output | $R_L = 27 \Omega$ , See Figure 4                  |     | 20  | 25  | ns   |
| t <sub>PZH</sub>   | Output enable time to high level                  | $R_L = 110 \Omega$ , See Figure 5                 |     | 80  | 120 | ns   |
| t <sub>PZL</sub>   | Output enable time to low level                   | $R_L = 110 \Omega$ , See Figure 6                 |     | 40  | 60  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level               | $R_L = 110 \Omega$ , See Figure 5                 |     | 90  | 120 | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level                | $R_L = 110 \Omega$ , See Figure 6                 |     | 30  | 45  | ns   |

#### RECEIVER SECTION

### **Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                               |                   | TEST CON                                                | DITIONS                  | MIN                 | TYP <sup>(1)</sup> | MAX  | UNIT     |
|------------------|---------------------------------------------------------|-------------------|---------------------------------------------------------|--------------------------|---------------------|--------------------|------|----------|
| V <sub>IT+</sub> | Positive-going input threshold voltage, dif             |                   |                                                         |                          |                     | 0.2                | V    |          |
| $V_{IT-}$        | Negative-going input threshold voltage, d               | ifferential input |                                                         |                          | -0.2 <sup>(2)</sup> |                    |      | V        |
| $V_{hys}$        | Input hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                   |                                                         |                          |                     | 50                 |      | mV       |
| V <sub>IK</sub>  | Input clamp voltage, RE                                 | SN7534050         | I <sub>I</sub> = -18 mA                                 |                          |                     |                    | -1.5 | V        |
| V <sub>OH</sub>  | High-level output voltage                               |                   | V <sub>ID</sub> = 200 mV,<br>I <sub>OH</sub> = -400 μA, | See Figure 2             | 2.7                 |                    |      | V        |
| V                |                                                         |                   | $V_{ID} = -200 \text{ mV},$                             | $I_{OL} = 8 \text{ mA}$  |                     |                    | 0.45 | V        |
| V <sub>OL</sub>  | Low-level output voltage                                |                   | See Figure 2                                            | $I_{OL} = 16 \text{ mA}$ |                     |                    | 0.5  | <b>v</b> |
| I <sub>OZ</sub>  | High-impedance-state output current                     | SN7534050         | V <sub>O</sub> = 0.4 V to 2.4 V                         |                          |                     |                    | ±20  | μA       |
|                  | Line toward comment                                     | ·                 | Other leaves of O.V.                                    | V <sub>I</sub> = 10 V    |                     |                    | 1.5  |          |
| I <sub>I</sub>   | Line input current                                      |                   | Other input at 0 V                                      | V <sub>I</sub> = -10 V   |                     |                    | -2.5 | mA       |
| I <sub>IH</sub>  | High-level enable input current, RE                     | SN7534050         | V <sub>IH</sub> = 2.7 V                                 |                          |                     |                    | 20   | μA       |
| I <sub>IL</sub>  | Low-level enable input current, RE                      | SN7534050         | V <sub>IL</sub> = 0.4 V                                 |                          |                     |                    | -100 | μA       |
| ri               | Input resistance                                        |                   |                                                         |                          | 12                  |                    |      | kΩ       |
| los              | Short circuit output current                            |                   |                                                         | -15                      |                     | -85                | mA   |          |
| $I_{CC}$         | Supply current (total package)                          |                   | No load, enabled                                        |                          |                     | 80                 | 110  | mA       |

## **Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                     |             | TEST CONDITIONS                                                | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------------------------|-------------|----------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-le       | evel output | $V_{ID}$ = 1.5 V, $C_L$ = 15 pF,<br>See Figure 7               |     | 20  | 35  | ns   |
| t <sub>PHL</sub> | Propagation delay time, high- to low-le       | evel output | $V_{ID} = 1.5 \text{ V}, C_L = 15 \text{ pF},$<br>See Figure 7 |     | 22  | 35  | ns   |
| t <sub>PZH</sub> | Output enable time to high level              | SN7534050   | C <sub>L</sub> = 15 pF, see Figure 8                           |     | 17  | 25  | ns   |
| $t_{PZL}$        | Output enable time to low level               | SN7534050   | C <sub>L</sub> = 15 pF, See Figure 8                           |     | 20  | 27  | ns   |
| t <sub>PHZ</sub> | Output disable time from high level SN7534050 |             | C <sub>L</sub> = 15 pF, See Figure 8                           |     | 25  | 40  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level            | SN7534050   | C <sub>L</sub> = 15 pF, See Figure 8                           |     | 30  | 40  | ns   |

All typical values are at  $V_{CC} = 5$  V and  $T_A = 25$ °C. The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels.



#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit,  $V_{\text{OD}}$  and  $V_{\text{OC}}$ 



Figure 2. Receiver Test Circuit,  $V_{OH}$  and  $V_{OL}$ 

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_r \leq$  6 ns.



Figure 3. Driver Test Circuit and Voltage Waveforms,  $t_{\text{d(OD)}}$  and  $t_{\text{t(OD)}}$ 

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_r \leq$  6 ns.



## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 4. Driver Test Circuit and Voltage Waveforms,  $t_{PLH}$  and  $t_{PHL}$ 

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_r \leq$  6 ns.



Figure 5. Driver Test Circuit and Voltage Waveforms,  $$t_{\mbox{\scriptsize PZH}}$$  and  $$t_{\mbox{\scriptsize PHZ}}$$ 

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_r \leq$  6 ns.



Figure 6. Driver Test Circuit and Voltage Waveforms,  $t_{\text{PZL}}$  and  $t_{\text{PLZ}}$ 

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_r \leq$  6 ns.



## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 7. Receiver Test Circuit and Voltage Waveforms,  $$t_{\rm PLH}$$  and  $$t_{\rm PHL}$$ 

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_r \leq$  6 ns.





**VOLTAGE WAVEFORMS** 

Figure 8. Receiver Test Circuit and Voltage Waveforms, t<sub>PZH</sub>, t<sub>PZL</sub>, t<sub>PHZ</sub>, t<sub>PLZ</sub> (SN7534050)

## SLLS833A -MAY 2007-REVISED APRIL 2013



## **REVISION HISTORY**

| Cł | hanges from Original (May 2007) to Revision A | Page |
|----|-----------------------------------------------|------|
| •  | Updated document format from QS to DocZone.   | 1    |
| •  | Updated ORDERING INFORMATION table.           | 1    |

## **PACKAGE OPTION ADDENDUM**



4-Apr-2013

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| SN7534050N       | ACTIVE | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |              | SN7534050N        | Samples |
| SN7534050NE4     | ACTIVE | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |              | SN7534050N        | Samples |
| SN7534050NS      | ACTIVE | SO           | NS      | 16   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534050         | Samples |
| SN7534050NSE4    | ACTIVE | SO           | NS      | 16   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534050         | Samples |
| SN7534050NSG4    | ACTIVE | SO           | NS      | 16   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534050         | Samples |
| SN7534050NSR     | ACTIVE | SO           | NS      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534050         | Samples |
| SN7534050NSRE4   | ACTIVE | SO           | NS      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534050         | Samples |
| SN7534050NSRG4   | ACTIVE | SO           | NS      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534050         | Samples |
| SN7534051N       | ACTIVE | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |              | SN7534051N        | Samples |
| SN7534051NE4     | ACTIVE | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |              | SN7534051N        | Samples |
| SN7534051NS      | ACTIVE | SO           | NS      | 16   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534051         | Samples |
| SN7534051NSE4    | ACTIVE | SO           | NS      | 16   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534051         | Samples |
| SN7534051NSG4    | ACTIVE | SO           | NS      | 16   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534051         | Samples |
| SN7534051NSR     | ACTIVE | SO           | NS      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534051         | Samples |
| SN7534051NSRE4   | ACTIVE | SO           | NS      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534051         | Samples |
| SN7534051NSRG4   | ACTIVE | SO           | NS      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | SN7534051         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.



## PACKAGE OPTION ADDENDUM

4-Apr-2013

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 8-Apr-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN7534051NSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 8-Apr-2013



#### \*All dimensions are nominal

| ĺ | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | SN7534051NSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>