# MIPI® DSI BRIDGE TO FLATLINK™ LVDS Single Channel DSI to Single-Link LVDS Bridge Check for Samples: SN65DSI83 ### **FEATURES** - Implements MIPI<sup>®</sup> D-PHY Version 1.00.00 Physical Layer Front-End and Display Serial Interface (DSI) Version 1.02.00 - Single Channel DSI Receiver Configurable for One, Two, Three, or Four D-PHY Data Lanes Per Channel Operating up to 1 Gbps Per Lane - Supports 18 bpp and 24 bpp DSI Video Packets with RGB666 and RGB888 Formats - Max Resolution up to 60 fps WUXGA 1920 x 1200 at 18 bpp and 24 bpp Color with Reduced Blanking. Suitable for 60 fps 1366 x 768 / 1280 x 800 at 18 bpp and 24 bpp - FlatLink™ Output for Single-Link LVDS - Supports Single Channel DSI to Single-Link LVDS Operating Mode - LVDS Output Clock Range of 25 MHz to 154 MHz - LVDS Pixel Clock May be Sourced from Free-Running Continuous D-PHY Clock or External ### Reference Clock (REFCLK) - 1.8 V Main V<sub>CC</sub> Power Supply - Low Power Features Include SHUTDOWN Mode, Reduced LVDS Output Voltage Swing, Common Mode, and MIPI® Ultra-Low Power State (ULPS) Support - LVDS Channel SWAP, LVDS PIN Order Reverse Feature for Ease of PCB Routing - ESD Rating ±2 kV (HBM) - Packaged in 64-pin 5x5mm PBGA (ZQE) - Temperature Range: -40°C to 85°C ## **APPLICATIONS** - Tablet PC, Notebook PC, Netbooks - Mobile Internet Devices ## **DESCRIPTION** The SN65DSI83 DSI to FlatLink™ bridge features a single-channel MIPI® D-PHY receiver front-end configuration with 4 lanes per channel operating at 1Gbps per lane; a maximum input bandwidth of 4 Gbps. The bridge decodes MIPI® DSI 18 bpp RGB666 and 24 bpp RGB888 packets and converts the formatted video data stream to a FlatLink™ compatible LVDS output operating at pixel clocks operating from 25 MHz to 154 MHz, offering a Single-Link LVDS with four data lanes per link. The SN65DSI83 can support up to WUXGA 1920 x 1200 at 60 frames per second, at 24 bpp with reduced blanking. It is also suitable for applications using 60 fps 1366 x 768 / 1280 x 800 at 18 bpp and 24 bpp. Partial line buffering is implemented to accommodate the data stream mismatch between the DSI and LVDS interfaces. Designed with industry compliant interface technology, the SN65DSI83 is compatible with a wide range of micro-processors, and is designed with a range of power management features including low-swing LVDS outputs, and the MIPI® defined ultra-low power state (ULPS) support. The SN65DSI83 is implemented in a small outline 5x5mm PBGA at 0.5 mm pitch package, and operates across a temperature range from -40°C to 85°C. MA . Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. FlatLink is a trademark of Texas Instruments. MIPI is a registered trademark of Arasan Chip Systems, Inc. All other trademarks are the property of their respective owners. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # **DEVICE INFORMATION FUNCTIONAL BLOCK DIAGRAM** ### ZQE PACKAGE (TOP VIEW) To minimize the power supply noise floor, provide good decoupling near the SN65DSI83 power pins. The use of four ceramic capacitors (2x 0.1 $\mu$ F and 2x 0.01 $\mu$ F) provides good performance. At the least, it is recommended to install one 0.1 $\mu$ F and one 0.01 $\mu$ F capacitor near the SN65DSI83. To avoid large current loops and trace inductance, the trace length between decoupling capacitor and device power inputs pins must be minimized. Placing the capacitor underneath the SN65DSI83 on the bottom of the PCB is often a good choice. ### **PIN FUNCTIONS** | PIN | PIN | | DESCRIPTION | |-------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | SIGNAL | PIN | I/O | DESCRIPTION | | DA0P, DA0N | H3, J3 | | MIPI® D-PHY Channel A Data Lane 0; data rate up to 1 Gbps. | | DA1P, DA1N | H4, J4 | LVDS Input (HS) | MIPI® D-PHY Channel A Data Lane 1; data rate up to 1 Gbps. | | DA2P, DA2N | H6, J6 | CMOS Input (LS) | MIPI® D-PHY Channel A Data Lane 2; data rate up to 1 Gbps. | | DA3P, DA3N | H7, J7 | (Failsafe) | MIPI® D-PHY Channel A Data Lane 3; data rate up to 1 Gbps. | | DACP, DACN | H5, J5 | | MIPI® D-PHY Channel A Clock Lane; operates up to 500 MHz. | | NC | B3, A3, B4, A4,<br>B5, A5, B6, A6,<br>B7, A7, C2, C1,<br>D2, D1, F2, F1,<br>G2, G1, E2, E1 | No Connects. These pins should not be connected to any signal, power or ground. | | | A_Y0P, A_Y0N | C8, C9 | | FlatLink™ Channel A LVDS Data Output 0. | | A_Y1P, A_Y1N | D8, D9 | | FlatLink™ Channel A LVDS Data Output 1. | | A_Y2P, A_Y2N | E8, E9 | | FlatLink™ Channel A LVDS Data Output 2. | | A_Y3P, A_Y3N | G8, G9 | LVDS Output | FlatLink™ Channel A LVDS Data Output 3. A_Y3P and A_Y3N shall be left NC for 18 bpp panels. | | A_CLKP,<br>A_CLKN | F8, F9 | | FlatLink™ Channel A LVDS Clock | | RSVD1 | Н8 | CMOS<br>Input/Output with<br>pulldown | Reserved. This pin should be left unconnected for normal operation. | | RSVD2 | B2 | CMOS Input with pulldown | Reserved. This pin should be left unconnected for normal operation. | ienis incorporated Product Folder Links: SN65DS/83 ## **PIN FUNCTIONS (continued)** | PIN | | | DESCRIPTION | | |--------|-----------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | SIGNAL | PIN | I/O | DESCRIPTION | | | ADDR | A1 | CMOS<br>Input/Output | Local I <sup>2</sup> C Interface Target Address Select. See Table 2. In normal operation this pin is an input. When the ADDR pin is programmed high, it should be tied to the same 1.8 V power rails where the SN65DSI83 VCC 1.8 V power rail is connected. | | | EN | B1 | CMOS Input with pullup (Failsafe) | Chip Enable and Reset. Device is reset (shutdown) when EN is low. | | | REFCLK | H2 | CMOS Input<br>(Failsafe) | Optional External Reference Clock for LVDS Pixel Clock. If an External Reference Clock is not used, this pin should be pulled to GND with an external resistor. The source of the reference clock should be placed as close as possible with a series resistor near the source to reduce EMI. | | | SCL | H1 | | Local I <sup>2</sup> C Interface Clock. | | | SDA | J1 | Open Drain<br>Input/Output<br>(Failsafe) | Local I <sup>2</sup> C Interface Bi-directional Data Signal. | | | IRQ | J9 | CMOS Output | Interrupt Signal. | | | GND | A2, A8, B9, D5,<br>E4, F4, F5, H9 | | Reference Ground. | | | VCC | A9, B8, D6, E5,<br>E6, F6, J2 | Power Supply | 1.8 V Power Supply. | | | VCORE | J8 | | 1.1 V Output from Voltage Regulator. This pin must have a 1 $\mu\text{F}$ external capacitor to GND. | | ## **ORDERING INFORMATION** | PART NUMBER | PART MARKING | PACKAGE / SHIPPING | |---------------|--------------|--------------------| | SN65DSI83ZQER | DSI83 | 64-Ball PBGA, Reel | ## **ABSOLUTE MAXIMUM RATINGS**(1) over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------------|-----------------------------------------|------|-------|------| | Supply Voltage Range | V <sub>CC</sub> | -0.3 | 2.175 | V | | Input Voltage Bange | CMOS Input Terminals | -0.5 | 2.175 | V | | Input Voltage Range | DSI Inpt Terminals (DA x P/N, DB x P/N) | -0.4 | 1.4 | V | | Storage Temperature | T <sub>S</sub> | -65 | 105 | °C | | Floatroatatio discharge | Human Body Model (2) | | ±2 | kV | | Electrostatic discharge | Charged-device model (3) | | ±500 | V | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) Tested in accordance with JEDEC Standard 22, Test Method A114-B (3) Tested in accordance with JEDEC Standard 22, Test Method C101-A ## THERMAL INFORMATION | | THERMAL METRIC <sup>(1)</sup> | | LIMITE | |------------------|----------------------------------------------|------|--------| | | | | UNITS | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 72.1 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 35.7 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 35.2 | °C/M | | ΨЈТ | Junction-to-top characterization parameter | 1.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 36.1 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | n/a | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## **RECOMMENDED OPERATING CONDITIONS** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------------|----------------------------------------------|-----------------------------|-----|------|-------------------| | V <sub>CC</sub> | VCC Power supply | 1.65 | 1.8 | 1.95 | V | | V <sub>PSN</sub> | Supply noise on any V <sub>CC</sub> pin | f <sub>(noise)</sub> > 1MHz | | 0.05 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | | 85 | 00 | | T <sub>CASE</sub> | Case temperature | | | 92.2 | °C | | V <sub>DSI_PIN</sub> | DSI input pin voltage range | -50 | | 1350 | mV | | f <sub>(I2C)</sub> | Local I <sup>2</sup> C input frequency | | | 400 | kHz | | f <sub>HS_CLK</sub> | DSI HS clock input frequency | 40 | | 500 | MHz | | t <sub>setup</sub> | DSI HS data to clock setup time | 0.15 | | | UI <sup>(1)</sup> | | t <sub>hold</sub> | DSI HS data to clock hold time; see Figure 1 | 0.15 | | | UI (") | | Z <sub>L</sub> | LVDS output differential impedance | 90 | | 132 | Ω | <sup>(1)</sup> The unit interval (UI) is one half of the period of the HS clock; at 500 MHz the minimum setup and hold time is 150 ps Copyright © 2012, Texas Instruments Incorporated ### SLLSEC1D – SEPTEMBER 2012 – REVISED DECEMBER 2012 ### **ELECTRICAL CHARACTERISTICS** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | |----------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------|--------------------|-----------|------|--| | V <sub>IL</sub> | Low-level control signal input voltage | | | | 0.3 x VCC | | | | V <sub>IH</sub> | High-level control signal input voltage | | 0.7 x VCC | | | V | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -4 \text{ mA}$ | 1.25 | | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 4 mA | | | 0.4 | | | | I <sub>LKG</sub> | Input failsafe leakage current | V <sub>CC</sub> = 0; V <sub>CC(PIN)</sub> = 1.8 V | | | ±30 | | | | I <sub>IH</sub> | High level input current | Any input terminal | | | ±30 | | | | I <sub>IL</sub> | Low level input current | Any input terminal | | | ±30 | μA | | | l <sub>oz</sub> | High-impedance output current | Any output terminal | | | ±10 | | | | Ios | Short-circuit output current | Any output driving GND short | | | ±20 | mA | | | I <sub>cc</sub> | Device active current | See (2) | | 77 | 112 | | | | I <sub>ULPS</sub> | Device standby current | All data and clock lanes are in ultra-low power state (ULPS) | | 7.7 | 10 | mA | | | I <sub>RST</sub> | Shutdown current | EN = 0 | | 0.04 | 0.06 | | | | R <sub>EN</sub> | EN control input resistor | | | 200 | | kΩ | | | MIPI DSI IN | ITERFACE | | | | | | | | V <sub>IH-LP</sub> | LP receiver input high threshold | Firm C | 880 | | | | | | V <sub>IL-LP</sub> | LP receiver input low threshold | see Figure 2 | | | 550 | | | | V <sub>ID</sub> | HS differential input voltage | | 70 | | 270 | | | | V <sub>IDT</sub> | HS differential input voltage threshold | | | | 50 | | | | V <sub>IL-ULPS</sub> | LP receiver input low threshold; ultra-low power state (ULPS) | | | | 300 | | | | V <sub>CM-HS</sub> | HS common mode voltage; steady-state | | 70 | | 330 | mV | | | ΔV <sub>CM-HS</sub> | HS common mode peak-to-peak variation including symbol delta and interference | | | | 100 | | | | V <sub>IH-HS</sub> | HS single-ended input high voltage | F: 0 | | | 460 | | | | V <sub>IL-HS</sub> | HS single-ended input low voltage | see Figure 2 | -40 | | | | | | V <sub>TERM-EN</sub> | HS termination enable; single-ended input voltage (both Dp AND Dn apply to enable) | Termination is switched simultaneous for Dn and Dp | | | 450 | | | | R <sub>DIFF-HS</sub> | HS mode differential input impedance | | 80 | | 125 | Ω | | - (1) - All typical values are at $V_{CC}$ = 1.8V and $T_A$ = 25°C. SN65DSI83: SINGLE Channel DSI to SINGLE Channel DSI, 1280 x 800 - (a) number of LVDS lanes = 3 data lanes + 1 CLK lane (b) number of DSI lanes = 4 data lanes + 1 CLK lane - (c) LVDS CLK OUT = 83M - (d) DSI CLK = 500M - (e) RGB888, LVDS18bpp Maximum values are at $V_{CC} = 1.95 \text{ V}$ and $T_A = 85^{\circ}\text{C}$ ## **ELECTRICAL CHARACTERISTICS (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------------|------------------------------------------------|------|--------------------|------|------| | FLATLINK L | VDS OUTPUT | | | | | • | | | | CSR 0x19.3:2=00<br>100Ω near end termination | 180 | 245 | 313 | | | | | CSR 0x19.3:2=01<br>100Ω near end termination | 215 | 293 | 372 | | | | | CSR 0x19.3:2=10<br>100Ω near end termination | 250 | 341 | 430 | | | | Steady-state differential output voltage for | CSR 0x19.3:2=11<br>100Ω near end termination | 290 | 389 | 488 | ., | | | A_Y x P/N and B_Y x P/N | CSR 0x19.3:2=00<br>200Ω near end termination | 150 | 204 | 261 | mV | | | | CSR 0x19.3:2=01<br>200Ω near end termination | 200 | 271 | 346 | | | | | CSR 0x19.3:2=10<br>200Ω near end termination | 250 | 337 | 428 | | | D. ( ) | | CSR 0x19.3:2=11<br>200Ω near end termination | 300 | 402 | 511 | | | V <sub>OD</sub> | Steady-state differential output voltage for | CSR 0x19.3:2=00<br>100Ω near end termination | 140 | 191 | 244 | - mV | | | | CSR 0x19.3:2=01<br>100Ω near end termination | 168 | 229 | 290 | | | | | CSR 0x19.3:2=01<br>100Ω near end termination | 195 | 266 | 335 | | | | | CSR 0x19.3:2=11<br>100Ω near end termination | 226 | 303 | 381 | | | | A_CLKP/N and B_CLKP/N | CSR 0x19.3:2=00<br>200Ω near end termination | 117 | 159 | 204 | | | | | CSR 0x19.3:2=01<br>200Ω near end termination | 156 | 211 | 270 | | | | | CSR 0x19.3:2=10<br>200Ω near end termination | 195 | 263 | 334 | | | | | CSR 0x19.3:2=11<br>200Ω near end termination | 234 | 314 | 399 | | | $\Delta V_{OD} $ | Change in steady-state differential output voltage between opposite binary states | RL = 100Ω | | | 35 | mV | | V <sub>OC(SS)</sub> | Steady state common-mode output voltage (3) | CSR 0x19.6 = 1 and CSR 0x1B.6 = 1 see Figure 3 | 0.8 | 0.9 | 1 | V | | () | voltage (*) | CSR 0x19.6 = 0, see Figure 3 | 1.15 | 1.25 | 1.35 | | | V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage | see Figure 3 | | | 35 | mV | | R <sub>LVDS_DIS</sub> | Pull-down resistance for disabled LVDS outputs | | | 1 | | kΩ | <sup>(3)</sup> Tested at $V_{CC}$ = 1.8V , $T_A$ = -40°C for MIN, $T_A$ = 25°C for TYP, $T_A$ = 85°C for MAX. ## SWITCHING CHARACTERISTICS over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |---------------------------------|---------------------------------------------------------|------------------------------|---------------------------|--------------------|---------------------------|------| | | | DSI | | | | | | t <sub>GS</sub> | DSI LP glitch suppression pulse width | | | | 300 | ps | | | | LVDS | | | | | | t <sub>c</sub> | Output clock period | | 6.49 | | 40 | ns | | t <sub>w</sub> | High-level output clock (CLK) pulse duration | | | 4/7 t <sub>c</sub> | | ns | | t <sub>0</sub> | Delay time, CLK↑ to 1st serial bit position | | -0.15 | | 0.15 | ns | | t <sub>1</sub> | Delay time, CLK↑ to 2nd serial bit position | | 1/7 t <sub>c</sub> - 0.15 | | 1/7 t <sub>c</sub> + 0.15 | ns | | t <sub>2</sub> | Delay time, CLK↑ to 3rd serial bit position | $t_c = 6.49 \text{ ns};$ | 2/7 t <sub>c</sub> - 0.15 | | 2/7 t <sub>c</sub> + 0.15 | ns | | t <sub>3</sub> | Delay time, CLK↑ to 4th serial bit position | Input clock jitter < 25 ps | 3/7 t <sub>c</sub> - 0.15 | | 3/7 t <sub>c</sub> + 0.15 | ns | | t <sub>4</sub> | Delay time, CLK↑ to 5th serial bit position | (REFCLK) | 4/7 t <sub>c</sub> - 0.15 | | 4/7 t <sub>c</sub> + 0.15 | ns | | t <sub>5</sub> | Delay time, CLK↑ to 6th serial bit position | | 5/7 t <sub>c</sub> - 0.15 | | 5/7 t <sub>c</sub> + 0.15 | ns | | t <sub>6</sub> | Delay time, CLK↑ to 7th serial bit position | | 6/7 t <sub>c</sub> - 0.15 | | 6/7 t <sub>c</sub> + 0.15 | ns | | t <sub>r</sub> | Differential output rise-time | Firms 4 | 400 | | 500 | | | t <sub>f</sub> | Differential output fall-time | see Figure 4 | 180 | | 500 | ps | | | | EN, ULPS, RESET | | | | | | t <sub>en</sub> | Enable time from EN or ULPS | 400 | | | 1 | | | t <sub>dis</sub> | Disable time to standby; see Figure 5 | $t_{c(o)} = 12.9 \text{ ns}$ | | | 0.1 | ms | | t <sub>reset</sub> | Reset Time | | 10 | | | ms | | | | REFCLK | | | | | | F <sub>REFCLK</sub> | REFCLK Frequency. Supported frequencies: 25 MHz-154 MHz | | 25 | | 154 | MHz | | t <sub>r</sub> , t <sub>f</sub> | REFCLK rise and fall time | | 100ps | | 1ns | s | | t <sub>pj</sub> | REFCLK Peak-to-Peak Phase Jitter | | | | 50 | ps | | Duty | REFCLK Duty Cycle | | 40% | 50% | 60% | | | | REFCL | K or DSI CLK (DACP/N, DBCP | /N) | | | | | SSC CLIVIN | SSC enabled Input CLK center spread depth (2) | | 0.5% | 1% | 2% | | | SSC_CLKIN | Modulation Frequency Range | | 30 | | 60 | kHz | - All typical values are at $V_{CC}$ = 1.8 V and $T_A$ = 25°C For EMI reduction purpose, SN65DSI83 supports the center spreading of the LVDS CLK output through the REFCLK or DSI CLK input. The center spread CLK input to the REFCLK or DSI CLK is passed through to the LVDS CLK output A\_CLKP/N and/or B\_CLKP/N. Figure 1. DSI HS Mode Receiver Timing Definitions **INSTRUMENTS** Figure 2. DSI Receiver Voltage Definitions Figure 3. Test Load and Voltage Definitions for FlatLink™ Outputs **NSTRUMENTS** Figure 4. SN65DSI83 FlatLink™ Timing Definitions $V_{OD(L)}$ - (1) The Initialization sequence can be found at Recommended Initialization Sequence section of this document. The "Init seq\*" corresponds to the sequence number in the Recommended Initialization Sequence section. - (2) A\_CLKP/N(LVDS\_CHA\_CLK) becomes active along with CHA LVDS data lanes0-2 after PLL lock event occurs and CLK source(REF\_CLK or DSI HS CLK) is active(Init seq7). Other LVDS CLK/data lanes stay low until they are configured to be enabled in corresponding CSRs - The LP11 to HS transition to the data lanes and the CLK lane MUST be done per the timing requirements specified in the MIPI® D-PHY Specification. Figure 5. Shutdown and RESET Timing Definition While V<sub>CC</sub> is High - (1) See the ULPS section of the data sheet for the ULPS entry and exit sequence. - (2) ULPS entry and exit protocol and timing requirements must be met per MIPI® DPHY specification. Figure 6. ULPS Timing Definition ### **DEVICE INFORMATION** ## **Reset Implementation** When EN is de-asserted (low), the SN65DSl83 is in SHUTDOWN or RESET state. In this state, CMOS inputs are ignored, the MIPI® D-PHY inputs are disabled and outputs are high impedance. It is critical to transition the EN input from a low to a high level after the $V_{CC}$ supply has reached the minimum operating voltage as shown in Figure 7. This is achieved by a control signal to the EN input, or by an external capacitor connected between EN and GND. Figure 7. Cold Start V<sub>CC</sub> Ramp up to EN When implementing the external capacitor, the size of the external capacitor depends on the power up ramp of the $V_{CC}$ supply, where a slower ramp-up results in a larger value external capacitor. See the latest reference schematic for the SN65DSI83 device and, or consider approximately 200 nF capacitor as a reasonable first estimate for the size of the external capacitor. Both EN implementations are shown in Figure 8 and Figure 9. Figure 8. External Capacitor Controlled EN Figure 9. EN Input from Active Controller When the SN65DSl83 is reset while $V_{CC}$ is high, the EN pin must be held low for at least 10 ms before being asserted high as shown in Figure 5 to be sure that the device is properly reset. The DSI lanes including the CLK lanes MUST be driven to LP11 while the device is in reset until the EN pin is asserted high per the timing shown in Figure 5. SLLSEC1D - SEPTEMBER 2012-REVISED DECEMBER 2012 ## Recommended Initialization Sequence It is recommended to use the following initialization sequence for the SN65DSI83. Also see to Figure 7. | Initialization<br>Sequence Number | Initialization Sequence Description | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Init seq1 | After power is applied and stable, all DSI Input lanes including DSI CLK(DA x P/N, DB x P/N) MUST be driven to LP11 state. | | Init seq2 | Assert the EN pin | | Init seq3 | Wait for 1ms for the internal voltage regulator to stabilize | | Init seq4 | Initialize all CSR registers to their appropriate values based on the implementation (The SN65DSI83 is not functional until the CSR registers are initialized) | | Init seq5 | Start the DSI video stream | | Init seq6 | Set the PLL_EN bit(CSR 0x0D.0) | | Init seq7 | Wait for the PLL_LOCK bit to be set(CSR 0x0A.7) | | Init seq8 | Set the SOFT_RESET bit (CSR 0x09.0) | ## **Clock Configurations and Multipliers** The FlatLink™ LVDS clock may be derived from the DSI channel A clock, or from an external reference clock source. When the MIPI® D-PHY channel A HS clock is used as the LVDS clock source, the D-PHY clock lane must operate in HS free-running (continuous) mode; this feature eliminates the need for an external reference clock reducing system costs The reference clock source is selected by HS\_CLK\_SRC (CSR 0x0A.0) programmed through the local I2C interface. If an external reference clock is selected, it is multiplied by the factor in REFCLK\_MULTIPLIER (CSR 0x0B.1:0) to generate the FlatLink™ LVDS output clock. When an external reference clock is selected, it must be between 25MHz and 154MHz. If the DSI channel A clock is selected, it is divided by the factor in DSI\_CLK\_DIVIDER (CSR 0x0B.7:3) to generate the FlatLink™ LVDS output clock. Additionally, LVDS\_CLK\_RANGE (CSR 0x0A.3:1) and CH\_DSI\_CLK\_RANGE(CSR 0x12) must be set to the frequency range of the FlatLink™ LVDS output clock and DSI Channel A input clock respectively for the internal PLL to operate correctly. After these settings are programmed, PLL\_EN (CSR 0x0D.0) must be set to enable the internal PLL. ## **LVDS Output Formats** The SN65DSI83 processes DSI packets and produces video data driven to the FlatLink™ LVDS interface in an industry standard format. Single-Link LVDS is supported by the SN65DSI83. During conditions such as the default condition, and some video synchronization periods, where no video stream data is passing from the DSI input to the LVDS output, the SN65DSI83 transmits zero value pixel data on the LVDS outputs while maintaining transmission of the vertical sync and horizontal sync status. Figure 10 illustrates a Single-Link LVDS 18 bpp application. Figure 11 illustrates a Single-Link 24 bpp application using Format 2, controlled by CHA\_24BPP\_FORMAT1 (CSR 0x18.1). In data Format 2, the two MSB per color are transferred on the Y3P/N LVDS lane. Figure 12 illustrates a 24 bpp Single-Link application using Format 1. In data Format 1, the two LSB per color are transferred on the Y3P/N LVDS lane. Figure 13 illustrates a Single-Link LVDS application where 24 bpp data is received from DSI and converted to 18 bpp data for transmission to an 18 bpp panel. This application is configured by setting CHA\_24BPP\_FORMAT1 (CSR 0x18.1) to '1' and CHA\_24BPP\_MODE (CSR 0x18.3) to '0'. In this configuration, the SN65DSI83 will not transmit the 2 LSB per color since the Y3P/N LVDS lane is disabled. ### **NOTE** Note: Figure 10, Figure 11, Figure 12, and Figure 13 only illustrate a few example applications for the SN65DSI83. Other applications are also supported. DE = Data Enable; A\_Y3P/N are Output Low Figure 10. FlatLink™ Output Data; Single-Link 18 bpp DE = Data Enable Figure 11. FlatLink™ Output Data (Format 2); Single-Link 24 bpp DE = Data Enable Figure 12. FlatLink™ Output Data (Format 1); Single-Link 24 bpp DE = Data Enable; A\_Y3P/N a re Output Low; A\_Y3P/N are Output Low Figure 13. FlatLink™ Output Data (Format 1); 24 bpp to Single-Link 18 bpp Conversion ## **DSI Lane Merging** The SN65DSI83 supports four DSI data lanes, and may be configured to support one, two, or three DSI data lanes per channel. Unused DSI input pins on the SN65DSI83 should be left unconnected or driven to LP11 state. The bytes received from the data lanes are merged in HS mode to form packets that carry the video stream. DSI data lanes are bit and byte aligned. Figure 14 illustrates the lane merging function for each channel; 4-Lane, 3-Lane, and 2-Lane modes are illustrated 4 DSI Data Lane Configuration (default) 3 DSI Data Lane Configuration 2 DSI Data Lane Configuration Figure 14. SN65DSI83 DSI Lane Merging Illustration ### **DSI Pixel Stream Packets** The SN65DSI83 processes 18bpp (RGB666) and 24 bpp (RGB888) DSI packets on each channel as shown in Figure 15, Figure 16, and Figure 17. Figure 15. 18 bpp (Loosely Packed) DSI Packet Structure Figure 16. 18 bpp (Tightly Packed) DSI Packet Structure Figure 17. 24 bpp DSI Packet Structure ### **DSI Video Transmission Specifications** The SN65DSI83 supports burst video mode and non-burst video mode with sync events or with sync pulses packet transmission as described in the DSI specification. The burst mode supports time-compressed pixel stream packets that leave added time per scan line for power savings LP mode. The SN65DSI83 requires a transition to LP mode once per frame to enable PHY synchronization with the DSI host processor; however, for a robust and low-power implementation, the transition to LP mode is recommended on every video line. Figure 18 illustrates the DSI video transmission applied to SN65DSI83 applications. In all applications, the LVDS output rate must be less than or equal to the DSI input rate. The first line of a video frame shall start with a VSS packet, and all other lines start with VSE or HSS. The position of the synchronization packets in time is of utmost importance since this has a direct impact on the visual performance of the display panel; that is, these packets generate the HS and VS (horizontal and vertical sync) signals on the LVDS interface after the delay programmed into CHA\_SYNC\_DELAY\_LOW/HIGH (CSR 0x28.7:0 and 0x29.3:0). As required in the DSI specification, the SN65DSI83 requires that pixel stream packets contain an integer number of pixels (i.e. end on a pixel boundary); it is recommended to transmit an entire scan line on one pixel stream packet. When a scan line is broken in to multiple packets, inter-packet latency shall be considered such that the video pipeline (ie. pixel queue or partial line buffer) does not run empty (i.e. under-run); during scan line processing, if the pixel queue runs empty, the SN65DSI83 transmits zero data (18'b0 or 24'b0) on the LVDS interface. ### NOTE When the HS clock is used as a source for the LVDS pixel clock, the LP mode transitions apply only to the data lanes, and the DSI clock lane remains in the HS mode during the entire video transmission. ### **NOTE** The DSI83 does not support the DSI Virtual Channel capability or reverse direction (peripheral to processor) transmissions. **NSTRUMENTS** - (1) The assertion of HS is delayed $\ (t_{PD})$ by a programmable number of pixel clocks from the last bit of VSS/HSS packet received on DSI. The HS pulse width $\ (t_{W(HS)})$ is also programmable. The illustration shows HS active low. - (2) VS is signaled for a programmable number of lines (t<sub>LINE</sub>) and is asserted when HS is asserted for the first line of the frame . VS is de -asserted when HS is asserted after the number of lines programmed has been reached. The illustration shows VS active low - (3) DE is asserted when active pixel data is transmitted on LVDS, and polarity is set independent to HS/VS. The illustration shows DE active high - (4) After the last pixel in an active line is output to LVDS, the LVDS data is output zero | LEGEND | | |--------|------------------------------------------------------------| | vss | DSI Sync Event Packet: V Sync Start | | HSS | DSI Sync Event Packet: H Sync Start | | RGB | A sequence of DSI Pixel Stream Packets and Null Packets | | NOP/LP | DSI Null Packet,Blanking Packet,or a transition to LP Mode | Figure 18. DSI Channel Transmission and Transfer Function ### **ULPS** The SN65DSI83 supports the MIPI® defined ultra-low power state (ULPS). While the device is in the ULPS, the CSR registers are accessible via I2C interface. ULPS sequence should be issued to all active DSI CLK and/or DSI data lanes of the enabled DSI Channels for the SN65DSI83 enter the ULPS. The Following sequence should be followed to enter and exit the ULPS. - 1. Host issues a ULPS entry sequence to all DSI CLK and data lanes enabled. - 2. When host is ready to exit the ULPS mode, host issues a ULPS exit sequence to all DSI CLK and data lanes that need to be active in normal operation. - 3. Wait for the PLL LOCK bit (CSR 0x0A.7) to be set. - 4. Set the SOFT\_RESET bit (CSR 0x09.0). - 5. Device resumes normal operation.(i.e video streaming resumes on the panel). ### **LVDS Pattern Generation** The SN65DSI83 supports a pattern generation feature on LVDS Channels. This feature can be used to test the LVDS output path and LVDS panels in a system platform. The pattern generation feature can be enabled by setting the CHA\_TEST\_PATTERN bit at address 0x3C. No DSI data is received while the pattern generation feature is enabled. There are three modes available for LVDS test pattern generation. The mode of test pattern generation is determined by register configuration as shown in Table 1. Table 1. VideoRegisters | Addr. bit | Register Name | |-----------|--------------------------------| | 0x20.7:0 | CHA_ACTIVE_LINE_LENGTH_LOW | | 0x21.3:0 | CHA_ACTIVE_LINE_LENGTH_HIGH | | 0x24.7:0 | CHA_VERTICAL_DISPLAY_SIZE_LOW | | 0x25.3:0 | CHA_VERTICAL_DISPLAY_SIZE_HIGH | | 0x2C.7:0 | CHA_HSYNC_PULSE_WIDTH_LOW | | 0x2D.1:0 | CHA_HSYNC_PULSE_WIDTH_HIGH | | 0x30.7:0 | CHA_VSYNC_PULSE_WIDTH_LOW | | 0x31.1:0 | CHA_VSYNC_PULSE_WIDTH_HIGH | | 0x34.7:0 | CHA_HORIZONTAL_BACK_PORCH | | 0x36.7:0 | CHA_VERTICAL_BACK_PORCH | | 0x38.7:0 | CHA_HORIZONTAL_FRONT_PORCH | | 0x3A.7:0 | CHA_VERTICAL_FRONT_PORCH | SLLSEC1D - SEPTEMBER 2012 - REVISED DECEMBER 2012 The SN65DSI83 local I<sup>2</sup>C interface is enabled when EN is input high, access to the CSR registers is supported during ultra-low power state (ULPS). The SCL and SDA terminals are used for I<sup>2</sup>C clock and I<sup>2</sup>C data respectively. The SN65DSI83 I<sup>2</sup>C interface conforms to the two-wire serial interface defined by the I<sup>2</sup>C Bus Specification, Version 2.1 (January 2000), and supports fast mode transfers up to 400 kbps. The device address byte is the first byte received following the START condition from the master device. The 7 bit device address for SN65DSI83 is factory preset to 010110X with the least significant bit being determined by the ADDR control input. Table 2 clarifies the SN65DSI83 target address. Table 2. SN65DSI83 I<sup>2</sup>C Target Address Description (1) (2) | SN65DSI83 I2C TARGET ADDRESS | | | | | | | | |------------------------------|-------|-------|-------|-------|-------|-------|-------------| | BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (W/R) | | 0 | 1 | 0 | 1 | 1 | 0 | ADDR | 0/1 | - When ADDR=1, Address Cycle is 0x5A (Write) and 0x5B (Read) - When ADDR=0, Address Cycle is 0x58 (Write) and 0x59 (Read) The following procedure is followed to write to the SN65DSI83 I<sup>2</sup>C registers. - 1. The master initiates a write operation by generating a start condition (S), followed by the SN65DSI83 7-bit address and a zero-value "W/R" bit to indicate a write cycle. - The SN65DSI83 acknowledges the address cycle. - 3. The master presents the sub-address (I2C register within SN65DSI83) to be written, consisting of one byte of data, MSB-first. - 4. The SN65DSI83 acknowledges the sub-address cycle. - The master presents the first byte of data to be written to the I<sup>2</sup>C register. - The SN65DSI83 acknowledges the byte transfer. - 7. The master may continue presenting additional bytes of data to be written, with each byte transfer completing with an acknowledge from the SN65DSI83. - 8. The master terminates the write operation by generating a stop condition (P). The following procedure is followed to read the SN65DSI83 I<sup>2</sup>C registers: - 1. The master initiates a read operation by generating a start condition (S), followed by the SN65DSI83 7-bit address and a one-value "W/R" bit to indicate a read cycle. - The SN65DSI83 acknowledges the address cycle. - 3. The SN65DSI83 transmit the contents of the memory registers MSB-first starting at register 00h. If a write to the SN65DSI83 I2C register occurred prior to the read, then the SN65DSI83 will start at the sub-address specified in the write. - The SN65DSI83 will wait for either an acknowledge (ACK) or a not-acknowledge (NACK) from the master after each byte transfer; the I2C master acknowledges reception of each data byte transfer. - 5. If an ACK is received, the SN65DSI83 transmits the next byte of data. - 6. The master terminates the read operation by generating a stop condition (P). The following procedure is followed for setting a starting sub-address for I<sup>2</sup>C reads: - 1. The master initiates a write operation by generating a start condition (S), followed by the SN65DSI83 7-bit address and a zero-value "W/R" bit to indicate a write cycle - 2. The SN65DSI83 acknowledges the address cycle. - 3. The master presents the sub-address (I<sup>2</sup>C register within SN65DSI83) to be written, consisting of one byte of data. MSB-first. - 4. The SN65DSI83 acknowledges the sub-address cycle. - 5. The master terminates the write operation by generating a stop condition (P). PRODUCT PREVIEW ## **Control and Status Registers Overview** Many of the SN65DSI83 functions are controlled by the Control and Status Registers (CSR). All CSR registers are accessible through the local I<sup>2</sup>C interface. See the following tables for the SN65DSI83 CSR descriptions. Reserved or undefined bit fields should not be modified. Otherwise, the device may operate incorrectly. Table 3. CSR Bit Field Definitions - ID Registers | ADDRESS | BIT(S) | DESCRIPTION | DEFAULT | ACCESS <sup>(1)</sup> | |-------------|--------|--------------------------------------------------------------------------------------------|----------|-----------------------| | 0x00 - 0x08 | 7:0 | Reserved<br>Addresses 0x08 - 0x00 = {0x01, 0x20, 0x20, 0x20, 0x44, 0x53, 0x49, 0x38, 0x35} | Reserved | RO | (1) RO = Read Only; RW = Read/Write; RW1C = Read/Write '1' to Clear; WO = Write Only (reads return undetermined values) ### Table 4. CSR Bit Field Definitions – Reset and Clock Registers | ADDRESS | BIT(S) | DESCRIPTION | DEFAULT | ACCESS (1) | |---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------| | 0x09 | 0 | SOFT_RESET This bit automatically clears when set to '1' and returns zeros when read. This bit must be set after the CSR's are updated. This bit must also be set after making any changes to the DIS clock rate or after changing between DSI burst and non-burst modes. 0 – No action (default) 1 – Reset device to default condition excluding the CSR bits. | 0 | wo | | | 7 | PLL_LOCK 0 - PLL not locked (default) 1 - PLL locked | 0 | RO | | 0x0A | 3:1 | LVDS_CLK_RANGE This field selects the frequency range of the LVDS output clock. $000-25 \text{ MHz} \leq \text{LVDS}\_\text{CLK} < 37.5 \text{ MHz}$ $001-37.5 \text{ MHz} \leq \text{LVDS}\_\text{CLK} < 62.5 \text{ MHz}$ $010-62.5 \text{ MHz} \leq \text{LVDS}\_\text{CLK} < 87.5 \text{ MHz}$ $011-87.5 \text{ MHz} \leq \text{LVDS}\_\text{CLK} < 112.5 \text{ MHz}$ $100-112.5 \text{ MHz} \leq \text{LVDS}\_\text{CLK} < 137.5 \text{ MHz}$ $101-137.5 \text{ MHz} \leq \text{LVDS}\_\text{CLK} \leq 154 \text{ MHz}$ $101-\text{Reserved}$ $111-\text{Reserved}$ | 101 | RW | | | 0 | HS_CLK_SRC 0 – LVDS pixel clock derived from input REFCLK (default) 1 – LVDS pixel clock derived from MIPI D-PHY channel A HS continuous clock | 0 | RW | | 0x0B | 7:3 | DSI_CLK_DIVIDER When CSR 0x0A.0 = '1', this field controls the divider used to generate the LVDS output clock from the MIPI D-PHY Channel A HS continuous clock. When CSR 0x0A.0 = '0', this field must be programmed to 00000. 00000 - LVDS clock = source clock (default) 00001 - Divide by 2 00010 - Divide by 3 00011 - Divide by 4 • 10111 - Divide by 24 11000 - Divide by 25 11001 through 11111 - Reserved | 00000 | RW | | | 1:0 | REFCLK_MULTIPLIER When CSR 0x0A.0 = '0', this field controls the multiplier used to generate the LVDS output clock from the input REFCLK. When CSR 0x0A.0 = '1', this field must be programmed to 00. 00 – LVDS clock = source clock (default) 01 – Multiply by 2 10 – Multiply by 3 11 – Multiply by 4 | 00 | RW | (1) RO = Read Only; RW = Read/Write; RW1C = Read/Write '1' to Clear; WO = Write Only (reads return undetermined values) ## Table 4. CSR Bit Field Definitions – Reset and Clock Registers (continued) | ADDRESS | BIT(S) | DESCRIPTION | DEFAULT | ACCESS (1) | |---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------| | 0x0D | 0 | PLL_EN When this bit is set, the PLL is enabled with the settings programmed into CSR 0x0A and CSR 0x0B. The PLL should be disabled before changing any of the settings in CSR 0x0A and CSR 0x0B. The input clock source must be active and stable before the PLL is enabled. 0 – PLL disabled (default) 1 – PLL enabled | 0 | RW | ## Table 5. CSR Bit Field Definitions - DSI Registers | ADDRESS | BIT(S) | DESCRIPTION | DEFAULT | ACCESS (1) | |---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------| | 0x10 | 4:3 | CHA_DSI_LANES This field controls the number of lanes that are enabled for DSI Channel A. 00 – Four lanes are enabled 01 – Three lanes are enabled 10 – Two lanes are enabled 11 – One lane is enabled (default) Note: Unused DSI input pins on the SN65DSI83 should be left unconnected. | 11 | RW | | | 0 | SOT_ERR_TOL_DIS 0 – Single bit errors are tolerated for the start of transaction SoT leader sequence (default) 1 – No SoT bit errors are tolerated | 0 | RW | | 0.44 | 7:6 | CHA_DSI_DATA_EQ This field controls the equalization for the DSI Channel A Data Lanes 00 – No equalization (default) 01 – 1 dB equalization 10 – Reserved 11 – 2 dB equalization | 00 | RW | | 0x11 | 3:2 | CHA_DSI_CLK_EQ This field controls the equalization for the DSI Channel A Clock 00 – No equalization (default) 01 – 1 dB equalization 10 – Reserved 11 – 2 dB equalization | 00 | RW | | 0x12 | 7:0 | CHA_DSI_CLK_RANGE This field specifies the DSI Clock frequency range in 5 MHz increments for the DSI Channel A Clock 0x00 through 0x07 − Reserved 0x08 − 40 ≤ frequency < 45 MHz 0x09 − 45 ≤ frequency < 50 MHz • 0x63 − 495 ≤ frequency < 500 MHz 0x64 − 500 MHz 0x65 through 0xFF − Reserved | 0 | RW | (1) RO = Read Only; RW = Read/Write; RW1C = Read/Write '1' to Clear; WO = Write Only (reads return undetermined values) 22 Product Folder Links: SN65DSI83 ## Table 6. CSR Bit Field Definitions – LVDS Registers | ADDRESS | BIT(S) | DESCRIPTION | DEFAULT | ACCESS (1) | | |---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|--| | | 7 | DE_NEG_POLARITY 0 – DE is positive polarity driven '1' during active pixel transmission on LVDS (default) 1 – DE is negative polarity driven '0' during active pixel transmission on LVDS | 0 | RW | | | | 6 | HS_NEG_POLARITY 0 – HS is positive polarity driven '1' during corresponding sync conditions 1 – HS is negative polarity driven '0' during corresponding sync (default) | 1 | RW | | | | 5 | VS_NEG_POLARITY 0 – VS is positive polarity driven '1' during corresponding sync conditions 1 – VS is negative polarity driven '0' during corresponding sync (default) | 1 | RW | | | 0x18 | 3 | CHA_24BPP_MODE 0 - Force 18bpp; LVDS channel A lane 4 (A_Y3P/N) is disabled (default) 1 - Force 24bpp; LVDS channel A lane 4 (A_Y3P/N) is enabled | 0 | RW | | | | 1 | CHA_24BPP_FORMAT1 This field selects the 24bpp data format 0 – LVDS channel A lane A_Y3P/N transmits the 2 most significant bits (MSB) per color; Format 2 (default) 1 – LVDS channel A lane A_Y3P/N transmits the 2 least significant bits (LSB) per color; Format 1 Note1: This field must be '0' when 18bpp data is received from DSI. Note2: If this field is set to '1' and CHA_24BPP_MODE is '0', the SN65DSI83 will convert 24bpp data to 18bpp data for transmission to an 18bpp panel. In this configuration, the SN65DSI83 will not transmit the 2 LSB per color on LVDS channel A, since LVDS channel A lane 4 is disabled. | 0 | RW | | | 0.40 | 6 | CHA_LVDS_VOCM This field controls the common mode output voltage for LVDS Channel A 0 – 1.2V (default) 1 – 0.9V (CSR 0x1B.5:4 CHA_LVDS_CM_ADJUST must be set to '01b') | 0 | RW | | | 0x19 | 3:2 | CHA_LVDS_VOD_SWING This field controls the differential output voltage for LVDS Channel A. See the Electrical Characteristics tablefor V <sub>OD</sub> for each setting: 00, 01 (default), 10, 11 | 01 | RW | | | 0x1A | 5 | CHA_REVERSE_LVDS This bit controls the order of the LVDS pins for Channel A. 0 – Normal LVDS Channel A pin order. LVDS Channel A pin order is the same as listed in the Terminal Assignments Section. (default) 1 – Reversed LVDS Channel A pin order. LVDS Channel A pin order is remapped as follows: • A_Y0P → A_Y3P • A_Y0N → A_Y3N • A_Y1P → A_CLKP • A_Y1N → A_CLKN • A_Y2P → A_Y2P • A_Y2N → A_Y2N • A_CLKP → A_Y1P • A_CLKN → A_Y1P • A_CLKN → A_Y1N • A_Y3P → A_Y0P • A_Y3N → A_Y0N CHA_LVDS_TERM | 0 | RW | | | | 1 | This bit controls the near end differential termination for LVDS Channel A. This bit also affects the output voltage for LVDS Channel A. $0-100\Omega$ differential termination $1-200\Omega$ differential termination (default) | 1 | RW | | (1) RO = Read Only; RW = Read/Write; RW1C = Read/Write '1' to Clear; WO = Write Only (reads return undetermined values) SLLSEC1D – SEPTEMBER 2012 – REVISED DECEMBER 2012 ## Table 6. CSR Bit Field Definitions – LVDS Registers (continued) | ADDRESS | BIT(S) | DESCRIPTION | DEFAULT | ACCESS (1) | |---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------| | 0x1B | 5:4 | CHA_LVDS_CM_ADJUST This field can be used to adjust the common mode output voltage for LVDS Channel A. 00 – No change to common mode voltage (default) 01 – Adjust common mode voltage down 3% 10 – Adjust common mode voltage up 3% 11 – Adjust common mode voltage up 6% | 00 | RW | Note for all video registers: 1. TEST PATTERN GENERATION PURPOSE ONLY registers are for test pattern generation use only. Others are for normal operation unless the test pattern generation feature is enabled. Table 7. CSR Bit Field Definitions - Video Registers | ADDRESS | BIT(S) | DESCRIPTION | DEFAULT | ACCESS (1) | |---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------| | 0x20 | 7:0 | CHA_ACTIVE_LINE_LENGTH_LOW This field controls the length in pixels of the active horizontal line that are received on DSI Channel A and output to LVDS Channel A The value in this field is the lower 8 bits of the 12-bit value for the horizontal line length. | 0 | RW | | 0x21 | 3:0 | CHA_ACTIVE_LINE_LENGTH_HIGH This field controls the length in pixels of the active horizontal line that are received on DSI Channel A and output to LVDS Channel A The value in this field is the upper 4 bits of the 12-bit value for the horizontal line length. | 0 | RW | | 0x24 | 7:0 | CHA_VERTICAL_DISPLAY_SIZE_LOW TEST PATTERN GENERATION PURPOSE ONLY. This field controls the vertical display size in lines for LVDS Channel A. The value in this field is the lower 8 bits of the 12-bit value for the vertical display size. The value in this field is only used for Channel A test pattern generation. | 0 | RW | | 0x25 | 3:0 | CHA_VERTICAL_DISPLAY_SIZE_HIGH TEST PATTERN GENERATION PURPOSE ONLY. This field controls the vertical display size in lines for LVDS Channel A. The value in this field is the upper 4 bits of the 12-bit value for the vertical display size. The value in this field is only used for Channel A test pattern generation. | 0 | RW | | 0x28 | 7:0 | CHA_SYNC_DELAY_LOW This field controls the delay in pixel clocks from when an HSync or VSync is received on the DSI to when it is transmitted on the LVDS interface for ChannelA. The delay specified by this field is in addition to the pipeline and synchronization delays in the SN65DSI83. The additional delay is approximately 10 pixel clocks. The Sync delay must be programmed to at least 32 pixel clocks to ensure proper operation. The value in this field is the lower 8 bits of the 12-bit value for the Sync delay. | 0 | RW | | 0x29 | 3:0 | CHA_SYNC_DELAY_HIGH This field controls the delay in pixel clocks from when an HSync or VSync is received on the DSI to when it is transmitted on the LVDS interface for ChannelA. The delay specified by this field is in addition to the pipeline and synchronization delays in the SN65DSI83. The additional delay is approximately 10 pixel clocks. The Sync delay must be programmed to at least 32 pixel clocks to ensure proper operation. The value in this field is the lower 4 bits of the 12-bit value for the Sync delay. | 0 | RW | | 0x2C | 7:0 | CHA_HSYNC_PULSE_WIDTH_LOW This field controls the width in pixel clocks of the HSync Pulse Width for LVDS Channel A. The value in this field is the lower 8 bits of the 10-bit value for the HSync Pulse Width. The value in this field is used for Channel A test pattern generation when test pattern generation feature is enabled by programming bit 4 at 0x3C. | 0 | RW | | 0x2D | 1:0 | CHA_HSYNC_PULSE_WIDTH_HIGH This field controls the width in pixel clocks of the HSync Pulse Width for LVDS Channel A. The value in this field is the upper 2 bits of the 10-bit value for the HSync Pulse Width. The value in this field is used for Channel A test pattern generation when test pattern generation feature is enabled by programming bit 4 at 0x3C. | 0 | RW | | 0x30 | 7:0 | CHA_VSYNC_PULSE_WIDTH_LOW This field controls the length in lines of the VSync Pulse Width for LVDS Channel A. The value in this field is the lower 8 bits of the 10-bit value for the VSync Pulse Width. The value in this field is used for Channel A test pattern generation when test pattern generation feature is enabled by programming bit 4 at 0x3C. | 0 | RW | (1) RO = Read Only; RW = Read/Write; RW1C = Read/Write '1' to Clear; WO = Write Only (reads return undetermined values) ## Table 7. CSR Bit Field Definitions – Video Registers (continued) | ADDRESS | BIT(S) | DESCRIPTION | DEFAULT | ACCESS (1) | |---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------| | 0x31 | 1:0 | CHA_VSYNC_PULSE_WIDTH_HIGH This field controls the length in lines of the VSync Pulse Width for LVDS Channel A. The value in this field is the upper 2 bits of the 10-bit value for the VSync Pulse Width. The value in this field is used for Channel A test pattern generation when test pattern generation feature is enabled by programming bit 4 at 0x3C. | 0 | RW | | 0x34 | 7:0 | CHA_HORIZONTAL_BACK_PORCH This field controls the time in pixel clocks between the end of the HSync Pulse and the start of the active video data for LVDS Channel A. The value in this field is used for Channel A test pattern generation when test pattern generation feature is enabled by programming bit 4 at 0x3C. | 0 | RW | | 0x36 | 7:0 | CHA_VERTICAL_BACK_PORCH TEST PATTERN GENERATION PURPOSE ONLY. This field controls the number of lines between the end of the VSync Pulse and the start of the active video data for LVDS Channel A. The value in this field is only used for Channel A test pattern generation. | 0 | RW | | 0x38 | 7:0 | CHA_HORIZONTAL_FRONT_PORCH TEST PATTERN GENERATION PURPOSE ONLY. This field controls the time in pixel clocks between the end of the active video data and the start of the HSync Pulse for LVDS Channel A. The value in this field is only used for Channel A test pattern generation. | 0 | RW | | 0x3A | 7:0 | CHA_VERTICAL_FRONT_PORCH TEST PATTERN GENERATION PURPOSE ONLY. This field controls the number of lines between the end of the active video data and the start of the VSync Pulse for LVDS Channel A. The value in this field is only used for Channel A test pattern generation. | 0 | RW | | 0x3C | 4 | CHA_TEST_PATTERN TEST PATTERN GENERATION PURPOSE ONLY. When this bit is set, the SN65DSI83 will generate a video test pattern for LVDS Channel A based on the values programmed into the Video Registers for Channel A. | 0 | RW | ## Table 8. CSR Bit Field Definitions - IRQ Registers | ADDRESS | BIT(S) | DESCRIPTION | DEFAULT | ACCESS (1) | |---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------| | 0xE0 | 0 | IRQ_EN When enabled by this field, the IRQ output is driven high to communicate IRQ events. 0 – IRQ output is high-impedance (default) 1 – IRQ output is driven high when a bit is set in registers 0xE5 that also has the corresponding IRQ_EN bit set to enable the interrupt condition | 0 | RW | | | 7 | CHA_SYNCH_ERR_EN 0 - CHA_SYNCH_ERR is masked 1 - CHA_SYNCH_ERR is enabled to generate IRQ events | 0 | RW | | | 6 | CHA_CRC_ERR_EN 0 - CHA_CRC_ERR is masked 1 - CHA_CRC_ERR is enabled to generate IRQ events | 0 | RW | | | 5 | CHA_UNC_ECC_ERR_EN 0 - CHA_UNC_ECC_ERR is masked 1 - CHA_UNC_ECC_ERR is enabled to generate IRQ events | 0 | RW | | 0xE1 | 4 | CHA_COR_ECC_ERR_EN 0 - CHA_COR_ECC_ERR is masked 1 - CHA_COR_ECC_ERR is enabled to generate IRQ events | 0 | RW | | | 3 | CHA_LLP_ERR_EN 0 - CHA_LLP_ERR is masked 1 - CHA_ LLP_ERR is enabled to generate IRQ events | 0 | RW | | | 2 | CHA_SOT_BIT_ERR_EN 0 - CHA_SOT_BIT_ERR is masked 1 - CHA_SOT_BIT_ERR is enabled to generate IRQ events | 0 | RW | | | 0 | PLL_UNLOCK_EN 0 - PLL_UNLOCK is masked 1 - PLL_UNLOCK is enabled to generate IRQ events | 0 | RW | | | 7 | CHA_SYNCH_ERR When the DSI channel A packet processor detects an HS or VS synchronization error, that is, an unexpected sync packet; this bit is set; this bit is cleared by writing a '1' value. | 0 | RW1C | | | 6 | CHA_CRC_ERR When the DSI channel A packet processor detects a data stream CRC error, this bit is set; this bit is cleared by writing a '1' value. | 0 | RW1C | | | 5 | CHA_UNC_ECC_ERR When the DSI channel A packet processor detects an uncorrectable ECC error, this bit is set; this bit is cleared by writing a '1' value. | 0 | RW1C | | 0xE5 | 4 | CHA_COR_ECC_ERR When the DSI channel A packet processor detects a correctable ECC error, this bit is set; this bit is cleared by writing a '1' value. | 0 | RW1C | | | 3 | CHA_LLP_ERR When the DSI channel A packet processor detects a low level protocol error, this bit is set; this bit is cleared by writing a '1' value. Low level protocol errors include SoT and EoT sync errors, Escape Mode entry command errors, LP transmission sync errors, and false control errors. Lane merge errors are reported by this status condition. | 0 | RW1C | | | 2 | CHA_SOT_BIT_ERR When the DSI channel A packet processor detects an SoT leader sequence bit error, this bit is set; this bit is cleared by writing a '1' value. | 0 | RW1C | | | 0 | PLL_UNLOCK This bit is set whenever the PLL Lock status transitions from LOCK to UNLOCK. | 1 | RW1C | <sup>(1)</sup> RO = Read Only; RW = Read/Write; RW1C = Read/Write '1' to Clear; WO = Write Only (reads return undetermined values) ### SLLSEC1D - SEPTEMBER 2012-REVISED DECEMBER 2012 ### **APPLICATION INFORMATION** ## Video STOP and Restart sequence When the system requires to stop outputting video to the display, it is recommended to use the following sequence for the SN65DSI83: - 1. Clear the PLL EN bit to 0(CSR 0x0A.7 - 2. Stop video streaming on DSI inputs - 3. Drive all DSI input lanes including DSI CLK lane to LP11. When the system is ready to restart the video streaming. - 1. Start video streaming on DSI inputs. - 2. Set the PLL\_EN bit to 1(CSR 0x0D.0). - 3. Wait for the PLL\_LOCK bit to be set(CSR 0x0A.7). - 4. Set the SOFT\_RESET bit(0x09.0). ## **Reverse LVDS Pin Order Option** For ease of PCB routing, the SN65DSI83 supports reversing the pin order via configuration register programming. The order of the LVDS pin for LVDS Channel A can be reversed by setting the address 0x1A bit 5 CHA\_REVERSE\_LVDS. See the corresponding register bit definition for details. ## **IRQ** Usage The SN65DSI83 provides an IRQ pin that can be used to indicate when certain errors occur on DSI. The IRQ output is enabled through the IRQ\_EN bit (CSR 0xE0.0). The IRQ pin will be asserted when an error occurs on DSI, the corresponding error enable bit is set, and the IRQ\_EN bit is set. An error is cleared by writing a '1' to the corresponding error status bit. ### **NOTE** If the SOFT\_RESET bit is set while the DSI video stream is active, some of the error status bits may be set. ## NOTE If the DSI video stream is stopped, some of the error status bits may be set. These error status bits should be cleared before restarting the video stream. ### NOTE If the DSI video stream starts before the device is configured, some of the error status bits may be set. It is recommended to start streaming after the device is correctly configured as recommended in the initialization sequence in the Recommended Initialization Sequence section. Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated ## **Typical WUXGA 18 bpp Application** Figure 19 illustrates a typical application using the SN65DSI83 for a single channel DSI receiver to interface a single-channel DSI application processor to an LVDS single-link 18 bit-per-pixel panel supporting 1366 x 768 WXGA resolutions at 60 frames per second. Figure 19. Typical WXGA 18 bpp Panel Application Copyright © 2012, Texas Instruments Incorporated ## PACKAGE OPTION ADDENDUM 21-Mar-2013 ### **PACKAGING INFORMATION** www.ti.com | Orderable Device | | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|------------------|--------------------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | | (1) | | Drawing | | | (2) | | (3) | | (4) | | | SN65DSI83ZQER | ACTIVE | BGA<br>MICROSTAR | ZQE | 64 | 2500 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-3-260C-168 HR | -40 to 85 | DSI83 | Samples | | | | JUNIOR | | | | | | | | | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 27-Dec-2012 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ## \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65DSI83ZQER | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQE | 64 | 2500 | 330.0 | 12.4 | 5.3 | 5.3 | 1.5 | 8.0 | 12.0 | Q1 | www.ti.com 27-Dec-2012 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---------------|-------------------------|-----------------|------|------|-------------|------------|-------------|--| | SN65DSI83ZQER | BGA MICROSTAR<br>JUNIOR | ZQE | 64 | 2500 | 336.6 | 336.6 | 31.8 | | # ZQE (S-PBGA-N64) ## PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-225 - D. This is a Pb-free solder ball design. MicroStar Junior is a trademark of Texas Instruments. ### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>