

### **DUAL HIGH-SPEED AUDIO OPERATIONAL AMPLIFIER**

Check for Samples: LM833

#### **FEATURES**

- Dual-Supply Operation: ±5 V to ±18 V
- Low Noise Voltage: 4.5 nV/√Hz
- Low Input Offset Voltage: 0.15 mV
- Low Total Harmonic Distortion: 0.002%
- High Slew Rate: 7 V/μs
- High-Gain Bandwidth Product: 16 MHz
- · High Open-Loop AC Gain: 800 at 20 kHz
- Large Output-Voltage Swing: 14.1 V to –14.6 V
- · Excellent Gain and Phase Margins
- Available in 8-Pin MSOP Package (3mm x 4.9mm x 0.65mm)

#### **APPLICATIONS**

- HiFi Audio System Equipment
- Preamplification and Filtering
- Set Top Box
- Microphone PreAmplifier Circuit
- General-Purpose Amplifier Applications

D (SOIC), DGK (MSOP), OR P (PDIP) PACKAGE (TOP VIEW)



#### DESCRIPTION

The LM833 is a dual operational amplifier with high-performance specifications for use in quality audio and data-signal applications. This device operates over a wide range of single- and dual-supply voltage with low noise, high-gain bandwidth, and high slew rate. Additional features include low total harmonic distortion, excellent phase and gain margins, large output voltage swing with no deadband crossover distortions, and symmetrical sink/source performance.

The dual amplifiers are utilized widely in circuit of audio optimized for all preamp and high level stages in PCM and HiFi systems. LM833 is pin-for-pin compatible with industry-standard dual operation amplifiers' pin assignments. With addition of a preamplifier, the gain of the power stage can be greatly reduced to improve performance.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE          | (2)          | ORDERABLE PART NUMBER | TOP-SIDE MARKING(3) |
|----------------|------------------|--------------|-----------------------|---------------------|
|                | PDIP – P         | Tube of 50   | LM833P                | LM833P              |
|                | SOIC - D         | Tube of 75   | LM833D                | LMOSS               |
| -40°C to 85°C  |                  | Reel of 2500 | LM833DR               | LM833               |
|                | VCCOD/MCOD DOV   | Reel of 2500 | LM833DGKR             | DC                  |
|                | VSSOP/MSOP – DGK | Reel of 250  | LM833DGKT             | RS_                 |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (3) DGK: The actual top-side marking has one additional character that designates the wafer fab/assembly site.

#### Symbol (Each Amplifier)



#### **Typical Design Example Audio Pre-Amplifier**



Submit Documentation Feedback



#### **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

|                                     |                                                         |             | MIN | MAX         | UNIT |
|-------------------------------------|---------------------------------------------------------|-------------|-----|-------------|------|
| V <sub>CC+</sub>                    | Supply voltage <sup>(2)</sup>                           |             |     | 18          | ٧    |
| V <sub>CC</sub> -                   | Supply voltage <sup>(2)</sup>                           |             |     | -18         | ٧    |
| V <sub>CC+</sub> - V <sub>CC-</sub> | Supply voltage                                          |             |     | 36          | ٧    |
|                                     | Input voltage, either input <sup>(2)</sup> (3)          |             | V   | CC+ or VCC- | V    |
|                                     | Input current <sup>(4)</sup>                            |             |     | ±10         | mA   |
|                                     | Duration of output short circuit (5)                    |             |     | Unlimited   |      |
|                                     |                                                         | D package   |     | 97          |      |
| $\theta_{JA}$                       | Package thermal impedance, junction to free air (6) (7) | DGK package |     | 172         | °C/W |
|                                     |                                                         | P package   |     | 85          |      |
| T <sub>J</sub>                      | Operating virtual junction temperature                  |             |     | 150         | °C   |
| T <sub>stg</sub>                    | Storage temperature range                               |             | -65 | 150         | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values, except differential voltages, are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>
- (3) The magnitude of the input voltage must never exceed the magnitude of the supply voltage.
- (4) Excessive input current will flow if a differential input voltage in excess of approximately 0.6 V is applied between the inputs, unless some limiting resistance is used.
- (5) The output may be shorted to ground or either power supply. Temperature and/or supply voltages must be limited to ensure the maximum dissipation rating is not exceeded.
- (6) Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
- (7) The package thermal impedance is calculated in accordance with JESD 51-7.

#### **ELECTROSTATIC DISCHARGE RATINGS**

|      |                            | MIN | MAX | UNIT |
|------|----------------------------|-----|-----|------|
| TCD. | Human-Body Model (HBM)     |     | 2.5 | 14/  |
| ESD  | Charged-Device Model (CDM) |     | 1.5 | kV   |

#### RECOMMENDED OPERATING CONDITIONS

|                   |                                      | MIN        | MAX | UNIT |
|-------------------|--------------------------------------|------------|-----|------|
| V <sub>CC</sub> - | Cupply voltage                       | <b>-</b> 5 | -18 | \/   |
| V <sub>CC+</sub>  | Supply voltage                       | 5          | 18  | V    |
| T <sub>A</sub>    | Operating free-air temperature range | -40        | 85  | ů    |

Submit Documentation Feedback



#### **ELECTRICAL CHARACTERISTICS**

 $V_{CC-} = -15 \text{ V}, V_{CC+} = 15 \text{ V}, T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                      | PARAMETER                                       |                                         | TEST COND                 | ITIONS                                                              | MIN           | TYP           | MAX         | UNIT  |  |
|----------------------|-------------------------------------------------|-----------------------------------------|---------------------------|---------------------------------------------------------------------|---------------|---------------|-------------|-------|--|
| V <sub>IO</sub>      | Input offset voltage                            | V <sub>O</sub> = 0, R <sub>S</sub> =    | 10 Ω, V <sub>CM</sub> = 0 | $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$    |               | 0.15          | 2           | mV    |  |
| $\alpha V_{IO}$      | Input offset voltage temperature coefficient    | V <sub>O</sub> = 0, R <sub>S</sub> =    | 10 Ω, V <sub>CM</sub> = 0 | $T_A = -40$ °C to 85°C                                              |               | 2             |             | μV/°C |  |
| I <sub>IB</sub>      | Input bias current                              | V <sub>O</sub> = 0, V <sub>CM</sub> = 0 |                           | $T_A = 25$ °C<br>$T_A = -40$ °C to 85°C                             |               | 300           | 750<br>800  | nA    |  |
| I <sub>IO</sub>      | Input offset current                            | V <sub>O</sub> = 0, V <sub>CM</sub> = 0 |                           | $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$    |               | 25            | 150<br>175  | nA    |  |
| V <sub>ICR</sub>     | Common-mode input voltage range                 | $\Delta V_{IO} = 5 \text{ mV},$         | V <sub>O</sub> = 0        |                                                                     | ±13           | ±14           |             | V     |  |
| A <sub>VD</sub>      | Large-signal differential voltage amplification | $R_L \ge 2 k\Omega, V_C$                | , = ±10 V                 | $T_A = 25^{\circ}C$<br>$T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ | 90<br>85      | 110           |             | dB    |  |
|                      |                                                 |                                         | R <sub>L</sub> = 600 Ω    | V <sub>OM+</sub><br>V <sub>OM-</sub>                                |               | 10.7<br>–11.9 |             |       |  |
| $V_{OM}$             | Maximum output voltage swing                    | $V_{ID} = \pm 1 \text{ V}$              | $R_L = 2k \Omega$         | V <sub>OM+</sub>                                                    | 13.2<br>-13.2 | 13.8<br>-13.7 |             | V     |  |
|                      |                                                 |                                         | R <sub>L</sub> = 10k Ω    | V <sub>OM+</sub><br>V <sub>OM-</sub>                                | 13.5<br>–14   | 14.1<br>-14.6 |             |       |  |
| CMMR                 | Common-mode rejection ratio                     | $V_{IN} = \pm 13 \text{ V}$             | •                         | ·                                                                   | 80            | 100           |             | dB    |  |
| k <sub>SVR</sub> (1) | Supply-voltage rejection ratio                  | $V_{CC+} = 5 \text{ V to}$              | 80                        | 105                                                                 |               | dB            |             |       |  |
| los                  | Output short-circuit current                    | V <sub>ID</sub>   = 1 V, Output to GND  |                           | Source current Sink current                                         | 15<br>-20     | 29<br>-37     |             | mA    |  |
| I <sub>CC</sub>      | Supply current (per channel)                    | V <sub>O</sub> = 0                      |                           | $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$    |               | 2.05          | 2.5<br>2.75 | mA    |  |

<sup>(1)</sup> Measured with  $V_{\text{CC}\pm}$  differentially varied at the same time

#### **OPERATING CHARACTERISTICS**

 $V_{CC-} = -15 \text{ V}, V_{CC+} = 15 \text{ V}, T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

| PARAMETER       |                                | TEST COND                                    | MIN                                                                         | TYP | MAX   | UNIT               |        |
|-----------------|--------------------------------|----------------------------------------------|-----------------------------------------------------------------------------|-----|-------|--------------------|--------|
| SR              | Slew rate at unity gain        | $A_{VD} = 1$ , $V_{IN} = -10$ V to 10 V,     | $A_{VD} = 1$ , $V_{IN} = -10$ V to 10 V, $R_L = 2 k\Omega$ , $C_L = 100 pF$ |     |       |                    | V/μs   |
| GBW             | Gain bandwidth product         | f = 100 kHz                                  |                                                                             | 10  | 16    |                    | MHz    |
| B <sub>1</sub>  | Unity gain frequency           | Open loop                                    |                                                                             |     | 9     |                    | MHz    |
| •               | Oniai                          | B 21-0                                       | $C_L = 0 pF$                                                                |     | -11   |                    | -10    |
| G <sub>m</sub>  | Gain margin                    | $R_L = 2 k\Omega$                            | C <sub>L</sub> = 100 pF                                                     |     | -6    |                    | dB     |
| Φ.              | Dhana marin                    | D 01-0                                       | C <sub>L</sub> = 0 pF                                                       |     | 55    |                    | 4      |
| Φ <sub>m</sub>  | Phase margin                   | $R_L = 2 k\Omega$                            | C <sub>L</sub> = 100 pF                                                     |     | 40    |                    | deg    |
|                 | Amp-to-amp isolation           | f = 20 Hz to 20 kHz                          |                                                                             |     | -120  |                    | dB     |
|                 | Power bandwidth                | $V_O = 27 V_{(PP)}, R_L = 2 k\Omega, THE$    | ) ≤ 1%                                                                      |     | 120   |                    | kHz    |
| THD             | Total harmonic distortion      | $V_{O} = 3 V_{rms}, A_{VD} = 1, R_{L} = 2 k$ | Ω, f = 20 Hz to 20 kHz                                                      |     | 0.002 |                    | %      |
| Z <sub>o</sub>  | Open-loop output impedance     | V <sub>O</sub> = 0, f = 9 MHz                |                                                                             |     | 37    |                    | Ω      |
| r <sub>id</sub> | Differential input resistance  | V <sub>CM</sub> = 0                          |                                                                             |     | 175   |                    | kΩ     |
| C <sub>id</sub> | Differential input capacitance | V <sub>CM</sub> = 0                          |                                                                             | 12  |       | pF                 |        |
| V <sub>n</sub>  | Equivalent input noise voltage | $f = 1 \text{ kHz}, R_S = 100 \Omega$        |                                                                             | 4.5 |       | nV/√ <del>Hz</del> |        |
| In              | Equivalent input noise current | f = 1 kHz                                    |                                                                             |     | 0.5   |                    | pA/√Hz |

Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated





NOTE: All capacitors are non-polarized.

Figure 1. Voltage Noise Test Circuit (0.1 Hz to 10 Hz)



#### **TYPICAL CHARACTERISTICS**

# **INPUT BIAS CURRENT**

# **COMMON-MODE VOLTAGE**



### **INPUT BIAS CURRENT SUPPLY VOLTAGE**



**INPUT BIAS CURRENT TEMPERATURE** 



**INPUT OFFSET VOLTAGE TEMPERATURE** 





#### INPUT COMMON-MODE VOLTAGE LOW PROXIMITY TO V<sub>CC</sub>vs TEMPERATURE



#### INPUT COMMON-MODE VOLTAGE HIGH PROXIMITY TO V<sub>CC+</sub> vs TEMPERATURE



# OUTPUT SATURATION VOLTAGE PROXIMITY TO $V_{CC+}$ vs LOAD RESISTANCE



# OUTPUT SATURATION VOLTAGE PROXIMITY TO $V_{\text{CC-}}$ vs LOAD RESISTANCE





## **OUTPUT SHORT-CIRCUIT CURRENT**

### **SUPPLY CURRENT TEMPERATURE TEMPERATURE**





**CMRR FREQUENCY** 



**PSSR FREQUENCY** 





# **GAIN BANDWIDTH PRODUCT**





**GAIN BANDWIDTH PRODUCT TEMPERATURE** 



## **OUTPUT VOLTAGE** SUPPLY VOLTAGE



## **OUTPUT VOLTAGE FREQUENCY**













# OUTPUT IMPEDANCE vs FREQUENCY

CROSSTALK REJECTION
vs
FREQUENCY







10

100

#### TYPICAL CHARACTERISTICS (continued)

# TOTAL HARMONIC DISTORTION vs

## FREQUENCY



# TOTAL HARMONIC DISTORTION vs OUTPUT VOLTAGE



#### SLEW RATE vs SUPPLY VOLTAGE

1k

f - Frequency - Hz

10k

100k



#### SLEW RATE vs TEMPERATURE







GAIN AND PHASE MARGIN
vs
OUTPUT LOAD CAPACITANCE





OVERSHOOT
vs
OUTPUT LOAD CAPACITANCE

INPUT VOLTAGE AND CURRENT NOISE vs FREQUENCY





Submit Documentation Feedback



# INPUT REFERRED NOISE VOLTAGE vs

### SOURCE RESISTANCE



# GAIN AND PHASE MARGIN vs DIFFERENTIAL SOURCE RESISTANCE



#### LARGE SIGNAL TRANSIENT RESPONSE (A<sub>V</sub> = 1)



# LARGE SIGNAL TRANSIENT RESPONSE $(A_V = -1)$





### SMALL SIGNAL TRANSIENT RESPONSE

#### LOW\_FREQUENCY NOISE







#### APPLICATION INFORMATION

#### **Output Characteristics**

All operating characteristics are specified with 100-pF load capacitance. The LM833 can drive higher capacitance loads. However, as the load capacitance increases, the resulting response pole occurs at lower frequencies, causing ringing, peaking, or oscillation. The value of the load capacitance at which oscillation occurs varies from lot to lot. If an application appears to be sensitive to oscillation due to load capacitance, adding a small resistance in series with the load should alleviate the problem (see Figure 2).



Figure 2. Output Characteristics

Product Folder Link(s): LM833



#### **REVISION HISTORY**

| Cł | hanges from Original (July 2010) to Revision A                    | Pag | ļ |
|----|-------------------------------------------------------------------|-----|---|
| •  | Changed Datasheet status from Product Preview to Production Data. |     | • |





16-Aug-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| LM833D           | ACTIVE                | SOIC         | D                  | 8    | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| LM833DGKR        | ACTIVE                | VSSOP        | DGK                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| LM833DGKT        | ACTIVE                | VSSOP        | DGK                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| LM833DR          | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| LM833P           | ACTIVE                | PDIP         | Р                  | 8    | 50          | Pb-Free (RoHS)             | CU NIPDAU            | N / A for Pkg Type           |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 16-Aug-2012

#### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**







| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM833DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM833DGKT | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM833DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LM833DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 16-Aug-2012



\*All dimensions are nominal

| 7 III GITTIOTIOTOTIC GITC TIGITITIGI |              |                 |      |      |             |            |             |
|--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LM833DGKR                            | VSSOP        | DGK             | 8    | 2500 | 346.0       | 346.0      | 35.0        |
| LM833DGKT                            | VSSOP        | DGK             | 8    | 250  | 203.0       | 203.0      | 35.0        |
| LM833DR                              | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM833DR                              | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

# P (R-PDIP-T8)

### PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

#### Products Applications

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps

DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface Medical www.ti.com/medical interface.ti.com Logic logic.ti.com Security www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>