

# SMBus-Controlled Multi-Chemistry Battery Charger With Input Current Detect Comparator and Charge Enable Pin

Check for Samples: bq24745

# FEATURES

- NMOS-NMOS Synchronous Buck Converter with 300-kHz Frequency and >95% Efficiency
- 30-ns Minimum Driver Dead-Time and 99.5% Maximum Effective Duty Cycle
- High-Accuracy Voltage and Current Regulation
  - ±0.5% Charge Voltage Accuracy
  - ±3% Charge Current Accuracy
  - ±3% Adapter Current Accuracy
  - ±2% Input Current Sense Amp Accuracy
- Integration
  - Input Current Comparator, With Adjustable Threshold and Hysteresis
  - Internal Soft-Start
- Safety
  - Dynamic Power Management (DPM)
- Up to 19.2-V Battery Voltage
- 7-V–24-V AC/DC-Adapter Operating Range
- Simplified SMBus Control Interface
  - Charge Voltage DAC (1.024 V–19.2 V)
  - Charge Current DAC (128 mA-8.064 A)
  - Adapter Current Limit DPM DAC (256 mA-11.008 A)
- Status and Monitoring Outputs
  - AC/DC Adapter Present With Adjustable Voltage Threshold
  - Input Current Comparator With Adjustable Threshold and Hysteresis
  - Current Sense Amplifier for Current Drawn From Input Source
- Charge Any Battery Chemistry: Li+, NiCd, NiMH, Lead Acid, Etc.
- Charge Enable Pin
- < 10-µA Battery Current With Adapter Removed

- < 1-mA Input DCIN Current With Adapter Present and Charge Disabled
- 28-Pin, 5-mm × 5-mm QFN Package

## APPLICATIONS

- Notebook and Ultra-Mobile Computers
- Portable Data-Capture Terminals
- Portable Printers
- Medical Diagnostics Equipment
- Battery Bay Chargers
- Battery Backup Systems

## DESCRIPTION

The bq24745 is a high-efficiency, synchronous battery charger with an integrated input-current comparator, offering low component count for space-constrained, multi-chemistry battery-charging applications. The input-current, charge-current, and charge-voltage DACs allow very high regulation accuracies that can be easily programmed by the system power-management microcontroller using the SMBus interface. The bq24745 charges two, three, or four series Li+ cells, and is available in a 28-pin, 5-mm × 5 mm QFN package.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# bq24745

SLUS761D-DECEMBER 2007-REVISED OCTOBER 2011



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **DESCRIPTION (CONTINUED)**

The bq24745 features dynamic power management (DPM) and input power limiting. These features reduce battery-charge current when the input power limit is reached to avoid overloading the ac adaptor when supplying the load and the battery charger simultaneously. A highly accurate current-sense amplifier enables precise measurement of input current from the ac adapter, allowing monitoring the overall system power. If the adapter current is above the programmed low-power threshold, a signal is sent to host so that the system optimizes its performance to the power available from the adapter. An integrated comparator monitors the input current through the current-sense amplifier, and indicates when the input current exceeds a programmable threshold limit.

## TYPICAL APPLICATIONS





(1) Pullup rail could be either VREF or other system rail.





#### Q1 (ACFET) Q2 (RBFET) SI4435 SI4435 ADAPTER + -O CHRG\_IN $\circ$ RC1 RAC 0.010 C14 C15 10uF ≩2.20 ↓ C1 ADAPTER -P Controlled by $\begin{cases} RC6 \\ 10\Omega \end{cases}$ C1 HOST 2.2u C3 0.1uF C2 ★0.1uF C6 1uF 27 CSSN R1 Ş 464k 1% Q3 FDS6680A R2 UGATE ╢◄ 33.2k 1% bq24745 RsR 0.010 PHASE L1 +3.3V\_ALWAYS |<u>C7</u> |0.1uF m $\cap$ VDDSME ⊥ C13 ↑ 2x10uF D1 🛣 BAT54 5.6uH C16 PACK-R3 VDD 10k ≤ C10\_ C8十 1uF 0.1uF Q4 FDS6680A LGATE DISCRETE C9 C4 十1uF R10 10k LOGIC R4 10k R11 10k PGND 0.1uF CSOP 26 ICOUT CSON R12 -⁄//γ R22 100Ω VFB 1 + C17 0.1uF Dig I/O HOST 200k ICREF 1 (EC) . R8 ≶ SMBus 200k VICN EAO w $\sqrt{N}$ DISCRETE $\begin{array}{c} R21 \\ 200k \\ \end{array} \xrightarrow{} 20k \\ \end{array} \xrightarrow{} 20k \\ \end{array} \xrightarrow{} 20k \\ \end{array} \xrightarrow{} C22 \\ 130n \\ \end{array}$ 14 C23 51pF R19 7.5k ⊥ C21 ⊤ 2000pF . C21 C5 100pF NC LOGIC 130pF EAI NC FBO 6 R18 1400k

## $V_{IN} = 20 \text{ V}, V_{BAT} = 4$ -cell Li-Ion, $I_{CHARGE} = 4.5 \text{ A}, \text{ VICM}_{er\_limit} = 6 \text{ A}, \text{ for ICOUT Input Current comparator}.$



#### Figure 2. Typical System Schematic Using Internal Input-Current Comparator

#### **ORDERING INFORMATION**

| PART NUMBER | PACKAGE                | ORDERING NUMBER<br>(Tape and Reel) | QUANTITY |
|-------------|------------------------|------------------------------------|----------|
| h~24745     |                        | bq24745RHDR                        | 3000     |
| bq24745     | 28-pin 5-mm × 5-mm QFN | bq24745RHDT                        | 250      |

#### PACKAGE THERMAL DATA

| PACKAGE                  | $\theta_{JA}$ | T <sub>A</sub> = 40°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C |
|--------------------------|---------------|---------------------------------------|------------------------------------------------|
| QFN – RHD <sup>(1)</sup> | 36°C/W        | 2.36 W                                | 0.028 W/°C                                     |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

NSTRUMENTS

Texas

#### Table 1. PIN FUNCTIONS – 28-PIN QFN

|     | PIN    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                           |
| 1   | ICREF  | Input-current comparator voltage reference input. Connect a resistor divider from VREF to ICREF and from ICREF to GND to program the reference for the ICOUT comparator. The ICREF pin voltage is compared to the VICM pin voltage and the logic output is given on the ICOUT open-drain pin. Connecting a positive feedback resistor from the ICREF pin to the ICOUT pin programs the hysteresis. |
| 2   | ACIN   | Adapter-detected voltage-set input. Program the adapter-detect threshold by connecting a resistor divider from the adapter input to ACIN pin to GND. Adapter voltage is detected if the ACIN-pin voltage is greater than 2.4 V. The VICM current-sense amplifier, ICOUT comparator, and ACOK output are active when the ACIN pin voltage is greater than 0.6 V.                                    |
| 3   | VREF   | 3.3-V regulated voltage output. Place a $1-\mu$ F ceramic capacitor from VREF to the GND pin close to the IC. This voltage could be used for ratiometric programming of voltage and current regulation and for programming the ICREF threshold.                                                                                                                                                    |
| 4   | EAO    | Error amplifier output for compensation. Connect the feedback-compensation components from EAO to EAI. Typically, a capacitor in parallel with a series resistor and capacitor. This node is internally compared to the PWM sawtooth oscillator signal.                                                                                                                                            |
| 5   | EAI    | Error amplifier input for compensation. Connect the feedback compensation components from EAI to EAO. Connect the input compensation from FBO to EAI.                                                                                                                                                                                                                                              |
| 6   | FBO    | Feedback output for compensation. Connect the input compensation from FBO to EAI. Typically, a resistor in parallel with a series resistor and capacitor.                                                                                                                                                                                                                                          |
| 7   | CE     | Charge enable active-high logic input. HI enables charge. LO disables charge.                                                                                                                                                                                                                                                                                                                      |
| 8   | VICM   | Adapter current-sense-amplifier output. The VICM voltage is 20 times the differential voltage across CSSP-CSSN. Place a 100-pF (max) or less ceramic decoupling capacitor from VICM to GND.                                                                                                                                                                                                        |
| 9   | SDA    | SMBus data input. Connect to the SMBus data line from the host controller. A 10-k $\Omega$ pullup resistor to the host controller power rail is needed.                                                                                                                                                                                                                                            |
| 10  | SCL    | SMBus clock input. Connect to the SMBus clock line from the host controller. A 10-k $\Omega$ pullup resistor to the host controller power rail is needed.                                                                                                                                                                                                                                          |
| 11  | VDDSMB | Input voltage for SMBus logic. Connect a 3.3-V supply rail or 5-V rail to the VDDSMB pin. Connect a 0.1-µF ceramic capacitor from VDDSMB to GND for decoupling.                                                                                                                                                                                                                                    |
| 12  | GND    | Analog ground. On PCB layout, connect to the analog ground plane, and only connect to PGND through the thermal pad underneath the IC.                                                                                                                                                                                                                                                              |
| 13  | ACOK   | Valid adapter active-high detect logic open-drain output. Pulled HI when Input voltage is above the ACIN programmed threshold. Connect a 10-k $\Omega$ pullup resistor from the ACOK pin to pull up the supply rail.                                                                                                                                                                               |
| 14  | NC     | No connect. Pin floating internally.                                                                                                                                                                                                                                                                                                                                                               |
| 15  | VFB    | Battery-voltage remote sense. Directly connect a Kelvin sense trace from the battery-pack positive terminal to the VFB pin to sense the battery pack voltage accurately. Place a 0.1-µF capacitor from VFB to GND close to the IC to filter high-frequency noise.                                                                                                                                  |
| 16  | NC     | No Connect. Pin floating internally.                                                                                                                                                                                                                                                                                                                                                               |
| 17  | CSON   | Charge-current sense resistor, negative input. An optional 0.1-µF ceramic capacitor is placed from the CSON pin to GND for common-mode filtering. A 0.1-µF ceramic capacitor is placed from CSON to CSOP to provide differential-mode filtering.                                                                                                                                                   |
| 18  | CSOP   | Charge-current sense resistor, positive input. A 0.1-µF ceramic capacitor is placed from CSOP pin to GND for common-mode filtering. A 0.1-µF ceramic capacitor is placed from CSON to CSOP to provide differential-mode filtering.                                                                                                                                                                 |
| 19  | PGND   | Power ground. On PCB layout, connect directly to the source of the low-side power MOSFET, and to the to ground connection of the input and output capacitors of the charger. Only connect to GND through the thermal pad underneath the IC.                                                                                                                                                        |
| 20  | LGATE  | PWM low-side driver output. Connect to the gate of the low-side power MOSFET with a short trace.                                                                                                                                                                                                                                                                                                   |
| 21  | VDDP   | PWM low-side driver positive 6-V supply output. Connect a 1-µF ceramic capacitor from VDDP to the PGND pin, close to the IC. Use for high-side driver bootstrap voltage by connecting a small signal Schottky diode from VDDP to BOOT.                                                                                                                                                             |
| 22  | DCIN   | IC-power positive supply. Connect to the common-source (diode-OR) point: source of high-side P-channel MOSFET and source of reverse blocking power P-channel MOSFET. Place a 1- $\mu$ F ceramic capacitor from DCIN to the GND pin close to the IC. Place a 10- $\Omega$ resistor from the adapter input to the DCIN pin to limit inrush current.                                                  |
| 23  | PHASE  | PWM high-side driver negative supply. Connect to the phase-switching node (junction of the low-side power MOSFET drain, high-side power MOSFET source, and output inductor). Connect the 0.1-µF bootstrap capacitor from PHASE to BOOT.                                                                                                                                                            |
| 24  | UGATE  | PWM high-side driver output. Connect to the gate of the high-side power MOSFET with a short trace.                                                                                                                                                                                                                                                                                                 |



#### Table 1. PIN FUNCTIONS – 28-PIN QFN (continued)

|     | PIN   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                       |
| 25  | BOOT  | PWM high-side driver positive supply. Connect a $0.1-\mu$ F bootstrap ceramic capacitor from BOOT to PHASE. Connect a small bootstrap Schottky diode from VDDP to BOOT.                                                                                                                                                                                                                                        |
| 26  | ICOUT | Input-current comparator active-high open-drain logic output. Place a 10-k $\Omega$ pullup resistor from the ICOUT pin to the pullup voltage rail. Place a positive-feedback resistor from the ICOUT pin to the ICREF pin for programming hysteresis. The output is HI when the VICM pin voltage is lower than the ICREF pin voltage. The output is LO when VICM pin voltage is higher than ICREF pin voltage. |
| 27  | CSSN  | Adapter current-sense resistor, negative input. An optional 0.1-µF ceramic capacitor is placed from the CSSN pin to GND for common-mode filtering. A 0.1-µF ceramic capacitor is placed from CSSN to CSSP to provide differential-mode filtering.                                                                                                                                                              |
| 28  | CSSP  | Adapter current-sense resistor, positive input. A 0.1-µF ceramic capacitor is placed from the CSSP pin to GND for common-mode filtering. A 0.1-µF ceramic capacitor is placed from CSSN to CSSP to provide differential-mode filtering.                                                                                                                                                                        |

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted)<sup>(1) (2)</sup>

|                |                                                          | VALUE       | UNIT |
|----------------|----------------------------------------------------------|-------------|------|
| Voltage range  | DCIN, CSOP, CSON, CSSP, CSSN, VFB, ACOK                  | -0.3 to 30  |      |
|                | PHASE                                                    | -1 to 30    |      |
|                | EAI, EAO, FBO, VDDP, LGATE, ACIN, VICM, ICOUT, ICREF, CE | –0.3 to 7   | v    |
|                | VDDSMB, SDA, SCL                                         | –0.3 to 6   | v    |
|                | VREF                                                     | -0.3 to 3.6 |      |
|                | BOOT, UGATE with respect to GND and PGND                 | -0.3 to 36  |      |
| Maximum differ | ence voltage: CSOP-CSON, CSSP-CSSN                       | –0.5 to 0.5 |      |
| Junction tempe | rature range                                             | -40 to 155  | °C   |
| Storage temper | ature range                                              | –55 to 155  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND if not specified. Currents are positive into, and negative out of the specified terminal. Consult Packaging Section of the data book for thermal limitations and considerations of packages.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                 |                                             | MIN  | NOM MAX | UNIT |
|-----------------|---------------------------------------------|------|---------|------|
|                 | PHASE                                       | -0.7 | 24      |      |
|                 | DCIN, CSOP, CSON, CSSP, CSSN, VFB, ACOK     | 0    | 24      |      |
|                 | VDDP, LGATE                                 | 0    | 6.5     |      |
| Voltage range   | VREF                                        |      | 3.3     | V    |
|                 | EAI, EAO, FBO, ACIN, VICM, ICOUT, ICREF, CE | 0    | 5.5     | V    |
|                 | BOOT, UGATE with respect to GND and PGND    | 0    | 30      |      |
|                 | VDDSMB, SDA, SCL                            | 0    | 5.5     |      |
| Maximum differe | ence voltage: CSOP-CSON, CSSP-CSSN          | -0.3 | 0.3     |      |
| Junction temper | ature range                                 | -40  | 125     | °C   |
| Storage tempera | ature range                                 | -55  | 150     | °C   |

bq24745

SLUS761D - DECEMBER 2007 - REVISED OCTOBER 2011

NSTRUMENTS

Texas

## **ELECTRICAL CHARACTERISTICS**

 $7 \text{ V} \le \text{V}_{\text{DCIN}} \le 24 \text{ V}, 0^{\circ}\text{C} < \text{T}_{\text{J}} < 125^{\circ}\text{C}$ , typical values are at  $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , with respect to AGND (unless otherwise noted)

|                           | PARAMETER                                             | TEST CONDITIONS                                                       | MIN    | TYP    | MAX    | UNI |
|---------------------------|-------------------------------------------------------|-----------------------------------------------------------------------|--------|--------|--------|-----|
| OPERATING C               | ONDITIONS                                             | · · ·                                                                 |        |        |        |     |
| V <sub>DCIN_OP</sub>      | DCIN input-voltage operating range                    |                                                                       | 7      |        | 24     | V   |
|                           | AGE REGULATION                                        |                                                                       |        |        | 1      |     |
| V <sub>VFB OP</sub>       | VFB input-voltage range                               |                                                                       | 0      |        | DCIN   | V   |
| _                         |                                                       |                                                                       | 16.716 | 16.8   | 16.884 | V   |
|                           |                                                       | ChargeVoltage() = 0x41A0                                              | -0.5%  |        | 0.5%   |     |
|                           |                                                       |                                                                       | 12.529 | 12.592 | 12.655 | V   |
| VFB_REG_ACC               |                                                       | ChargeVoltage() = 0x3130                                              | -0.5%  |        | 0.5%   |     |
|                           | VFB charge-voltage regulation accuracy                |                                                                       | 8.350  | 8.4    | 8.450  | V   |
|                           |                                                       | ChargeVoltage() = 0x20D0                                              | -0.6%  |        | 0.6%   |     |
|                           |                                                       |                                                                       | 4.154  | 4.192  | 4.230  | V   |
|                           |                                                       | ChargeVoltage() = 0x1060                                              | -0.9%  |        | 0.9%   |     |
| V <sub>VFB_REG_</sub> RNG | Charge-voltage regulation range                       | $T_J = 0$ to 125°C, 1.024 V–19.2 V, Max DAC value is 19.2 V           | 1.024  |        | 19.2   | V   |
| CHARGE CURF               | RENT REGULATION                                       |                                                                       |        |        |        |     |
| V <sub>IREG_CHG_RNG</sub> | Charge-current regulation differential-voltage range  | $V_{IREG_{CHG}} = V_{CSOP} - V_{CSON}$ , max. DAC value is 80.64 mV   | 0      |        | 80.64  | m∨  |
|                           |                                                       | ChargeCurrent() = 0x0F80                                              |        | 3968   |        | m/  |
|                           |                                                       |                                                                       | -3%    |        | 3%     |     |
| I <sub>CHRG_REG_ACC</sub> |                                                       | ChargeCurrent() = 0x0800                                              |        | 2048   |        | m/  |
|                           | Charge-current regulation accuracy                    |                                                                       | -5%    |        | 5%     |     |
|                           |                                                       |                                                                       |        | 512    |        | m/  |
|                           |                                                       | ChargeCurrent() = 0x0200                                              | -25%   |        | 25%    |     |
|                           |                                                       | ChargeCurrent() = 0x0080                                              |        | 128    |        | mA  |
|                           |                                                       |                                                                       | -33%   |        | 33%    |     |
| INPUT CURREN              | NT REGULATION                                         | + +                                                                   |        |        |        |     |
| VIREG_DPM_RNG             | Adapter-current regulation differential-voltage range | $V_{IREG_{DPM}} = V_{CSSP} - V_{CSSN}$ , max. DAC value is 110.084 mV | 0      |        | 110.1  | m\  |
|                           |                                                       |                                                                       |        | 4096   |        | mA  |
|                           |                                                       | InputCurrent() ≥ 0x0800                                               | -3%    |        | 3%     |     |
|                           |                                                       |                                                                       |        | 2048   |        | m/  |
|                           |                                                       | InputCurrent() = 0x0400                                               | -5%    |        | 5%     |     |
| INPUT_REG_ACC             | Input-current regulation accuracy                     |                                                                       |        | 512    |        | mA  |
|                           |                                                       | InputCurrent() = 0x0100                                               | -25%   |        | 25%    |     |
|                           |                                                       | 1 10 10 0 0000                                                        |        | 256    |        | mA  |
|                           |                                                       | InputCurrent() = 0x0080                                               | -33%   |        | 33%    |     |
| VREF REGULA               | TOR                                                   | · · ·                                                                 |        |        |        |     |
| V <sub>VREF_REG</sub>     | VREF regulator voltage                                | V <sub>ACIN</sub> > 0.6 V, 0 – 30 mA                                  | 3.267  | 3.3    | 3.333  | V   |
| I <sub>VREF_LIM</sub>     | VREF current limit                                    | $V_{VREF} = 0 V, V_{ACIN} > 0.6 V$                                    | 35     |        | 80     | m/  |
| VDDP REGULA               | TOR                                                   | · · ·                                                                 |        |        |        |     |
| V <sub>VDDP_REG</sub>     | VDDP regulator voltage                                | V <sub>ACIN</sub> > 0.6 V, 0 – 50 mA                                  | 5.7    | 6      | 6.3    | V   |
|                           |                                                       | $V_{VDDP} = 0 \text{ V}, V_{ACIN} > 0.6 \text{ V}$                    | 90     |        | 135    |     |
| I <sub>VDDP_LIM</sub>     | VDDP current limit                                    | $V_{VDDP} = 5 \text{ V}, V_{ACIN} > 0.6 \text{ V}$                    | 80     |        |        | mA  |



bq24745 SLUS761D – DECEMBER 2007 – REVISED OCTOBER 2011

www.ti.com

# ELECTRICAL CHARACTERISTICS (continued)

#### $7 \text{ V} \le \text{V}_{\text{DCIN}} \le 24 \text{ V}, 0^{\circ}\text{C} < \text{T}_{\text{J}} < 125^{\circ}\text{C}$ , typical values are at $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , with respect to AGND (unless otherwise noted)

|                                       | PARAMETER                                               | TEST CONDITIONS                                                                           | MIN   | TYP  | MAX   | UNIT |
|---------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------|-------|------|-------|------|
| ADAPTER CUR                           | RENT SENSE AMPLIFIER                                    | 11                                                                                        |       |      |       |      |
| V <sub>CSSP/N_OP</sub>                | Input common-mode range                                 | Voltage on CSSP/CSSN                                                                      | 0     |      | 24    | V    |
| V <sub>VICM</sub>                     | VICM output-voltage range                               |                                                                                           | 0     |      | 2.25  | V    |
| VICM                                  | VICM output current                                     |                                                                                           | 0     |      | 1     | mA   |
| A <sub>VICM</sub>                     | Current-sense amplifier voltage gain                    | $A_{VICM} = V_{VICM} / V_{IREG_DPM}$                                                      |       | 20   |       | V/V  |
|                                       |                                                         | $V_{IREG_{DPM}} = V(CSSP-CSSN) \ge 40 \text{ mV}$                                         | -2%   |      | 2%    |      |
|                                       | Adapter ourrent conce acouroov                          | $V_{IREG_{DPM}} = V(CSSP-CSSN) = 20 \text{ mV}$                                           | -3%   |      | 3%    |      |
|                                       | Adapter-current sense accuracy                          | $V_{IREG_{DPM}} = V(CSSP-CSSN) = 5 \text{ mV}$                                            | -25%  |      | 25%   |      |
|                                       |                                                         | $V_{IREG_{DPM}} = V(CSSP-CSSN) = 1.5 \text{ mV}$                                          | -33%  |      | 33%   |      |
| I <sub>VICM_LIM</sub>                 | Output-current limit                                    | V <sub>VICM</sub> = 0 V                                                                   | 1     |      |       | mA   |
| C <sub>VICM_MAX</sub>                 | Maximum output load capacitance                         | For stability with 0-mA to 1-mA load                                                      |       |      | 100   | pF   |
| ACIN COMPAR                           | ATOR INPUT UNDERVOLTAGE)                                |                                                                                           |       |      |       |      |
| V <sub>DCIN_VFB_OP</sub>              | Differential voltage from DCIN to VFB                   |                                                                                           | -20   |      | 24    | V    |
| V <sub>ACIN_CHG</sub>                 | ACIN rising threshold                                   | Min. voltage to enable charging, V <sub>ACIN</sub> rising                                 | 2.376 | 2.4  | 2.424 | V    |
| V <sub>ACIN_CHG_HYS</sub>             | ACIN falling hysteresis                                 | V <sub>ACIN</sub> falling                                                                 |       | 40   |       | mV   |
|                                       | ACIN rising deglitch <sup>(1)</sup>                     | V <sub>ACIN</sub> rising                                                                  | 50    | 100  | 150   | μs   |
|                                       | ACIN falling deglitch                                   | V <sub>ACIN</sub> falling                                                                 |       | 1    |       | μs   |
| V <sub>ACIN_BIAS</sub>                | Adapter present rising threshold                        | Min voltage to enable all bias, V <sub>ACIN</sub> rising                                  | 0.56  | 0.62 | 0.68  | V    |
| V <sub>ACIN_BIAS_HYS</sub>            | Adapter present falling hysteresis                      | V <sub>ACIN</sub> falling                                                                 |       | 20   |       | mV   |
|                                       | ACIN rising deglitch <sup>(1)</sup>                     | V <sub>ACIN</sub> rising                                                                  |       | 200  |       |      |
|                                       | ACIN falling deglitch                                   | V <sub>ACIN</sub> falling                                                                 |       | 1    |       | μs   |
| DCIN / VFB CON                        | MPARATOR (REVERSE DISCHARGING PROT                      | ECTION)                                                                                   |       |      |       |      |
| V <sub>DCIN-VFB_FALL</sub>            | DCIN to VFB falling threshold                           | V <sub>DCIN</sub> – V <sub>VFB</sub> to turn off ACFET                                    | 140   | 185  | 240   | mV   |
| V <sub>DCIN-VFB_HYS</sub>             | DCIN to VFB hysteresis                                  |                                                                                           |       | 50   |       | mV   |
|                                       | DCIN to VFB rising deglitch                             | V <sub>DCIN</sub> - V <sub>VFB</sub> > V <sub>DCIN-VFB</sub> RISE                         |       | 1    |       | ms   |
|                                       | DCIN to VFB falling deglitch                            | $V_{DCIN} - V_{VFB} < V_{DCIN-VFB}$ FALL                                                  |       | 3.3  |       | μs   |
| VFB OVERVOL                           | TAGE COMPARATOR                                         |                                                                                           |       |      |       | -    |
| V <sub>OV_RISE</sub>                  | Overvoltage rising threshold                            | As percentage of V <sub>VFB REG</sub>                                                     |       | 104  |       |      |
| VOV FALL                              | Overvoltage falling threshold                           | As percentage of V <sub>VFB REG</sub>                                                     |       | 102  |       | %    |
| _                                     | NDERVOLTAGE and TRICKLE CHARGE) COM                     | =                                                                                         |       |      |       |      |
| •                                     | VFB short rising threshold                              | -                                                                                         | 2.6   | 2.7  | 2.9   | V    |
| VVFB SHORT HYS                        | VFB short falling hysteresis                            |                                                                                           | -     | 215  | -     | mV   |
| 010_0H0K1_H13                         | VFB short rising deglitch                               | V <sub>VFB</sub> > V <sub>VFB_SHORT</sub> + V <sub>VFB_SHORT_HYS</sub><br>Detection delay |       | 1.5  |       | μs   |
|                                       | VFB short falling deglitch                              | V <sub>VFB</sub> < V <sub>VFB</sub> SHORT                                                 |       | 3.3  |       | μs   |
| ITRKL_REG_ACC                         | Trickle-charge current-regulation accuracy in BATSHORT  | V <sub>VFB</sub> < V <sub>VFB_SHORT</sub>                                                 | 60    | 200  | 300   | mA   |
| ILOW_MAX_REG                          | Maximum charge current regulation at low voltage (<4 V) | V <sub>VFB_SHORT</sub> < V <sub>VFB</sub> < 4                                             |       | 3    |       | А    |
| CHARGE OVER                           | CURRENT COMPARATOR                                      | ·                                                                                         |       |      |       |      |
| V <sub>OC</sub>                       | Charge overcurrent falling threshold                    | As percentage of I <sub>REG_CHG</sub>                                                     |       | 145% |       |      |
|                                       | Minimum current limit (CSOP-CSON)                       |                                                                                           |       | 50   |       | mV   |
|                                       | Internal filter pole frequency                          |                                                                                           |       | 160  |       | kHz  |
| INPUT UNDERV                          | OLTAGE LOCK-OUT COMPARATOR (UVLO)                       | · · ·                                                                                     |       |      |       |      |
| UVLO                                  | AC undervoltage rising threshold                        | Measure on DCIN pin                                                                       | 3.5   | 4    | 4.5   | V    |
| N/                                    | AC undervoltage hysteresis, falling                     |                                                                                           |       | 260  |       | mV   |
| VUVLO_HYS                             |                                                         |                                                                                           |       |      |       |      |
| V <sub>UVLO_HYS</sub><br>INPUT CURREN | IT COMPARATOR                                           | + +                                                                                       |       |      |       |      |

(1) Verified by design.

SLUS761D - DECEMBER 2007 - REVISED OCTOBER 2011

www.ti.com

**ISTRUMENTS** 

**EXAS** 

## **ELECTRICAL CHARACTERISTICS (continued)**

7 V  $\leq$  V<sub>DCIN</sub>  $\leq$  24 V, 0°C < T<sub>J</sub> < 125°C, typical values are at T<sub>A</sub> = 25°C, with respect to AGND (unless otherwise noted)

|                                                   | PARAMETER                                                                       | TEST CONDITIONS                                                                                                                  | MIN | TYP  | MAX | UNIT  |
|---------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| THERMAL SHU                                       | TDOWN COMPARATOR                                                                | · · · ·                                                                                                                          |     |      |     |       |
| T <sub>SHUT</sub>                                 | Thermal shutdown rising temperature                                             | Temperature Increasing                                                                                                           |     | 155  |     |       |
| T <sub>SHUT_HYS</sub>                             | Thermal shutdown hysteresis, falling                                            |                                                                                                                                  |     | 20   |     | °C    |
|                                                   | E DRIVER (UGATE)                                                                |                                                                                                                                  |     |      |     |       |
| R <sub>DS_HI_ON</sub>                             | High-side driver (HSD) turnon resistance                                        | $V_{BOOT} - V_{PHASE} = 5.5 V$                                                                                                   |     |      | 6   | Ω     |
| R <sub>DS HI OFF</sub>                            | High-side driver turnoff resistance                                             | $V_{BOOT} - V_{PHASE} = 5.5 V$                                                                                                   |     |      | 1   | Ω     |
|                                                   | Bootstrap refresh comparator threshold                                          | V <sub>BOOT</sub> – V <sub>PHASE</sub> when low-side refresh pulse                                                               |     |      |     |       |
| V <sub>BOOT_REFRESH</sub>                         | voltage                                                                         | is requested                                                                                                                     | 4   |      |     | V     |
| I <sub>BOOT_LEAK</sub>                            | BOOT leakage current when charge enabled                                        | High side is on; charge enabled                                                                                                  |     |      | 200 | μA    |
| PWM LOW SID                                       | E DRIVER (LGATE)                                                                |                                                                                                                                  |     |      |     |       |
| R <sub>DS_LO_ON</sub>                             | Low-side driver (LSD) turnon resistance                                         |                                                                                                                                  |     |      | 6   | Ω     |
| R <sub>DS_LO_OFF</sub>                            | Low-side driver turnoff resistance                                              |                                                                                                                                  |     |      | 1   | Ω     |
| PWM DRIVERS                                       | TIMING                                                                          |                                                                                                                                  |     |      |     |       |
|                                                   | Driver dead time                                                                | Dead time when switching between LGATE and UGATE , no load at LGATE and UGATE                                                    | 30  |      |     | ns    |
| PWM OSCILLA                                       | TOR                                                                             | · · ·                                                                                                                            |     |      |     |       |
| F <sub>SW</sub>                                   | PWM switching frequency                                                         |                                                                                                                                  | 240 |      | 360 | kHz   |
| V <sub>RAMP_HEIGHT</sub>                          | PWM ramp height                                                                 | As percentage of DCIN                                                                                                            |     | 6.67 |     | %DCIN |
| QUIESCENT CL                                      | JRRENT                                                                          |                                                                                                                                  |     |      |     |       |
| I <sub>OFF_STATE</sub>                            | Total off-state battery current from CSOP,<br>CSON, VFB, DCIN, BOOT, PHASE, etc | $V_{VFB} = 16.8 \text{ V}, V_{ACIN} < 0.6 \text{ V}, V_{DCIN} > 5 \text{ V}, 0^{\circ}\text{C} \le T_{J} \le 85^{\circ}\text{C}$ |     | 7    | 10  | μA    |
| I <sub>BAT_ON</sub>                               | Battery on-state quiescent current                                              | V <sub>VFB</sub> = 16.8 V, 0.6V < V <sub>ACIN</sub> < 2.4 V,<br>V <sub>DCIN</sub> > 5 V                                          |     | 0.7  | 1   | mA    |
| I <sub>BAT_LOAD_CD</sub>                          | Internal battery load current, charge disabled                                  | Charge is disabled: $V_{VFB}$ = 16.8 V,<br>$V_{ACIN} > 2.4$ V, $V_{DCIN} > 5$ V                                                  |     | 0.7  | 1   | mA    |
| I <sub>BAT_LOAD_CE</sub>                          | Internal battery load current, charge enabled                                   | Charge is enabled: $V_{VFB} = 16.8 V$ ,<br>$V_{ACIN} > 2.4 V$ , $V_{DCIN} > 5 V$                                                 | 6   | 10   | 12  | mA    |
| I <sub>AC</sub>                                   | Adapter quiescent current                                                       | Charge disabled, V <sub>DCIN</sub> = 20 V                                                                                        |     | 0.7  | 1   | mA    |
| I <sub>AC_SWITCH</sub>                            | Adapter switching quiescent current                                             | Charge enabled, V <sub>DCIN</sub> = 20 V, converter running                                                                      |     | 25   |     | mA    |
| INTERNAL SOF                                      | T START (8 Steps to Regulation Current ICHO                                     | ;)                                                                                                                               |     |      |     |       |
|                                                   | Soft-start steps                                                                |                                                                                                                                  |     | 8    |     | step  |
|                                                   | Soft-start step time                                                            |                                                                                                                                  |     | 1.5  |     | ms    |
| CHARGER SEC                                       | TION POWER-UP SEQUENCING                                                        |                                                                                                                                  |     |      |     |       |
|                                                   | Charge-enable delay after power up                                              | Delay from when adapter is detected to when<br>the charger is allowed to turn on                                                 |     | 1.5  |     | ms    |
| CHARGE UNDE                                       | RCURRENT COMPARATOR (CYCLE-BY-CYC                                               | LE SYNCHRONOUS TO NON-SYNCHRONOUS)                                                                                               |     |      |     |       |
| V <sub>UCP</sub>                                  | Cycle-by-cycle synchronous to non-synchronous transition threshold              | Cycle-by-cycle, (CSOP-CSON) voltage,<br>falling, LGATE turns off and latches off until<br>next cycle                             | 5   | 10   | 15  | mV    |
|                                                   | Blankout time after LGATE turns on                                              | Blankout comparator after LGATE turns on                                                                                         |     | 100  |     | ns    |
| LOGIC INPUT P                                     | IN CHARACTERISTICS (CE) <sup>(2)</sup> Pull-up CE with                          | a ≥2.2 kΩ resistor or directly to VREF.                                                                                          |     |      |     |       |
| V <sub>IN_LO</sub>                                | Input low-threshold voltage                                                     |                                                                                                                                  |     |      | 0.8 | V     |
| V <sub>IN_HI</sub>                                | Input high-threshold voltage                                                    |                                                                                                                                  | 2.1 |      |     |       |
| V <sub>BIAS</sub>                                 | Input bias current                                                              | V = 0 TO V <sub>VDDP</sub>                                                                                                       |     |      | 1   | μA    |
|                                                   | OGIC OUTPUT PIN CHARACTERISTICS (ACO                                            | K, ICOUT)                                                                                                                        |     |      |     |       |
| V <sub>OUT LO</sub>                               | Output low saturation voltage                                                   | Sink current = 5 mA                                                                                                              |     |      | 0.5 | V     |
|                                                   | T SUPPLY FOR SMBus                                                              |                                                                                                                                  |     |      |     |       |
| V <sub>VDDSMB_RANGE</sub>                         | VDDSMB input voltage range                                                      |                                                                                                                                  | 2.7 |      | 5.5 | V     |
| VDDSMB_KANGE<br>VVDDSMB_UVLO_<br>Threshold_Rising | VDDSMB undervoltage lockout threshold<br>voltage, rising                        | V <sub>VDDSMB</sub> rising                                                                                                       | 2.4 | 2.5  | 2.6 | V     |
| VVDDSMB_UVLO_<br>Hyst_Rising                      | VDDSMB undervoltage lockout hysteresis<br>voltage, falling                      | V <sub>VDDSMB</sub> falling                                                                                                      | 100 | 150  | 200 | V     |

(2) Pull up CE with  $\ge 2 \cdot k\Omega$  resistor, or connect directly to VREF.



bq24745 SLUS761D – DECEMBER 2007–REVISED OCTOBER 2011

www.ti.com

## ELECTRICAL CHARACTERISTICS (continued)

7 V  $\leq$  V<sub>DCIN</sub>  $\leq$  24 V, 0°C < T<sub>J</sub> < 125°C, typical values are at T<sub>A</sub> = 25°C, with respect to AGND (unless otherwise noted)

| PARAMETER                           | TEST CONDITIONS                                                        | MIN | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------------------------------------------|-----|-----|-----|------|
| IVDDSMB_Iq VDDSMB quiescent current | $V_{VDDSMB} = SCL = SDA = 5.5 V, 0^{\circ}C \le T_{J} \le 85^{\circ}C$ |     | 20  | 27  | μA   |

#### **ELECTRICAL CHARACTERISTICS**

7 Vdc  $\leq$  V<sub>(VCC)</sub>  $\leq$  24 Vdc, -20°C<T<sub>J</sub> <125°C, ref = AGND (unless otherwise noted)<sup>(1)</sup>

| PARAMET<br>[SMB TIM   | AMETER<br>B TIMING SPECIFICATION (VDD = 2.7 V to 5.5 V) (see Figures 4 and 5)] |     |     | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|
| SMBus TI              | MING CHARACTERISTICS                                                           |     |     |     |      |
| t <sub>R</sub>        | SCLK/SDATA rise time                                                           |     |     | 1   | μs   |
| t <sub>F</sub>        | SCLK/SDATA fall time                                                           |     |     | 300 | ns   |
| t <sub>W(H)</sub>     | SCLK pulse duration high                                                       | 4   |     | 50  | μs   |
| t <sub>W(L)</sub>     | SCLK pulse duration low                                                        | 4.7 |     |     | μs   |
| t <sub>SU(STA)</sub>  | Setup time for START condition                                                 | 4.7 |     |     | μs   |
| t <sub>H(STA)</sub>   | START condition hold time after which first clock pulse is generated           | 4   |     |     | μs   |
| t <sub>SU(DAT)</sub>  | Data setup time                                                                | 250 |     |     | ns   |
| t <sub>H(DAT)</sub>   | Data hold time                                                                 | 300 |     |     | ns   |
| t <sub>SU(STOP)</sub> | Setup time for STOP condition                                                  | 4   |     |     | μs   |
| t <sub>(BUF)</sub>    | Bus free time between START and STOP condition                                 | 4.7 |     |     | μs   |
| F <sub>S(CL)</sub>    | Clock frequency                                                                | 10  |     | 100 | kHz  |
| HOST CO               | MMUNICATION FAILURE                                                            |     |     |     |      |
| t <sub>timeout</sub>  | SMBus bus release timeout                                                      | 22  | 25  | 35  | ms   |
| t <sub>WDI</sub>      | Watchdog timeout period                                                        | 140 | 170 | 210 | S    |
| OUTPUT E              | BUFFER CHARACTERISTICS                                                         |     |     |     |      |
| V <sub>(SDAL)</sub>   | Output LO voltage at SDA, I <sub>(SDA)</sub> = 3 mA                            |     |     | 0.4 | V    |

(1) Devices participating in a transfer time out when any clock low exceeds the 2- ms minimum time-out period. Devices that have detected a time-out condition must reset the communication no later than the 35-ms maximum timeout period. Both a master and a slave must adhere to the maximum value specified, as it incorporates the cumulative stretch limit for both a master (10 ms) and a slave (25 ms).



## bq24745 SLUS761D-DECEMBER 2007-REVISED OCTOBER 2011

tw(H) tsu(STA) w(L) SCL tq START SDA th(DAT) th(STA) STOP th(DAT) t<sub>su(DAT)</sub> SCL 8 9 7 SDA ACK START tsu(STOP) SCL 3 7 8 2 9 SDA ACK t(BUF) STOP











bq24745 SLUS761D – DECEMBER 2007 – REVISED OCTOBER 2011



## bq24745 SLUS761D-DECEMBER 2007-REVISED OCTOBER 2011

www.ti.com

**NSTRUMENTS** 

**EXAS** 









#### Figure 14.



CHARGER WHEN ADAPTER INSERTED







BATTERY REMOVAL (From Constant-Current Mode)



#### Figure 17.



CHARGE ENABLE/DISABLE







14 Submit Documentation Feedback

Figure 25.







t – Time = 400 μs/div

Figure 26.







BATTERY SHORTED CHARGER RESPONSE, OVERCURRENT PROTECTION (OCP) AND CHARGE CURRENT REGULATION



DISCONTINUOUS CONDUCTION MODE (DCM) SWITCHING WAVEFORMS, ICHARGE = 256 mA







DCIN INPUT VOLTAGE (With Adapter Connected)

TEXAS INSTRUMENTS

www.ti.com



t – Time = 4 μs/div Figure 32.



#### FUNCTIONAL BLOCK DIAGRAM



## DETAILED DESCRIPTION

#### **SMBus Interface**

The bq24745 operates as a slave, receiving control inputs from the embedded controller host through the SMBus interface.

#### Battery-Charger Commands

The bq24745 supports five battery-charger commands that use either Write-Word or Read-Word protocols, as summarized in Table 2. ManufacturerID() and DeviceID() can be used to identify the bq24745. On the bq24745, the ManufacturerID() command always returns 0x0040 and the DeviceID() command always returns 0x0006.

| REGISTER ADDRESS | REGISTER NAME    | READ/WRITE    | DESCRIPTION                   | POR STATE | POR<br>Voltage/Current          |
|------------------|------------------|---------------|-------------------------------|-----------|---------------------------------|
| 0x14             | ChargeCurrent()  | Read or write | 6-bit charge-current setting  | 0x0000    | 0 mV                            |
| 0x15             | ChargeVoltage()  | Read or write | 11-bit charge-voltage setting | 0x0000    | 0 mA                            |
| 0x3F             | InputCurrent()   | Read or write | 6-bit input-current setting   | 0x0080    | 256 mA (10-mΩ R <sub>AC</sub> ) |
| 0xFE             | ManufacturerID() | Read-only     | Manufacturer ID               | 0x0040    | -                               |
| 0xFF             | DeviceID()       | Read-only     | Device ID                     | 0x0006    | _                               |

#### Table 2. Battery Charger SMBus Registers

#### SMBus

The bq24745 receives control inputs from the SMBus interface. The bq24745 uses a simplified subset of the commands documented in System Management Bus Specification V1.1, which can be downloaded from www.smbus.org. The bq24745 uses the SMBus Read-Word and Write-Word protocols (Figure 33) to communicate with the smart battery. The bq24745 performs only as an SMBus slave device with address 0b0001 001\_ (0x12) and does not initiate communication on the bus. In addition, the bq24745 has two identification (ID) registers (0xFE): a 16-bit device ID register and a 16-bit manufacturer ID register (0xFF).

The data (SDA) and clock (SCL) pins have Schmitt-trigger inputs that can accommodate slow edges. Choose pullup resistors (10 k $\Omega$ , typ.) for SDA and SCL to achieve rise times according to the SMBus specifications.

Communication starts when the master signals a START condition, which is a high-to-low transition on SDA, while SCL is high. When the master has finished communicating, the master issues a STOP condition, which is a low-to-high transition on SDA, while SCL is high. The bus is then free for another transmission. Figure 34 and Figure 35 show the timing diagram for signals on the SMBus interface. The address byte, command byte, and data bytes are transmitted between the START and STOP conditions. The SDA state changes only while SCL is low, except for the START and STOP conditions. Data is transmitted in 8-bit bytes and is sampled on the rising edge of SCL. Nine clock cycles are required to transfer each byte in or out of the bq24745 because either the master or the slave acknowledges the receipt of the correct byte during the ninth clock cycle.



#### a) Write-Word Format

| s                   | SLAVE<br>ADDRESS | w  | ACK | COMMAND<br>BYTE | ACK | LOW DATA<br>BYTE | ACK | HIGH DATA<br>BYTE | ACK | Ρ |
|---------------------|------------------|----|-----|-----------------|-----|------------------|-----|-------------------|-----|---|
|                     | 7 BITS           | 1b | 1b  | 8 BITS          | 1b  | 8 BITS           | 1b  | 8 BITS            | 1b  |   |
|                     | MSB LSB          | 0  | 0   | MSB LSB         | 0   | MSB LSB          | 0   | MSB LSB           | 0   |   |
| Preset to 0b0001001 |                  |    |     |                 |     | D7 D0            |     | D15 D8            |     |   |

ChargeCurrent() = 0x14 ChargeVoltage() = 0x15

InputCurrent() 

#### b) Read-Word Format

| s                   | SLAVE<br>ADDRESS | w  | ACK | COMMAND<br>BYTE | ACK | s | SLAVE<br>ADDRESS | R   |   | ACK | LOW D<br>BYT |     | АСК | HIGH<br>BY | DATA<br>TE | NACK | Р |
|---------------------|------------------|----|-----|-----------------|-----|---|------------------|-----|---|-----|--------------|-----|-----|------------|------------|------|---|
|                     | 7 BITS           | 1b | 1b  | 8 BITS          | 1b  |   | 7 BITS           | 1b  | ) | 1b  | 8 BI1        | ГS  | 1b  | 8 B        | ITS        | 1b   |   |
|                     | MSB LSB          | 0  | 0   | MSB LSB         | 0   |   | MSB LS           | B 1 |   | 0   | MSB          | LSB | 0   | MSB        | LSB        | 1    |   |
| Preset to 0b0001001 |                  |    |     | Register        |     |   | Preset           | to  |   |     | D7           | D0  |     | D15        | D8         |      |   |

Preset to 0b0001001

0b0001010

ChargeMode() = 0x14 ChargeMode() = 0x15 ChargeMode() = 0x3F

LEGEND:

S = START CONDITION OR REPEATED START CONDITION ACK = ACKNOWLEDGE (LOGIC-LOW) W = WRITE BIT (LOGIC-LOW)

P = STOP CONDITION NACK = NOT ACKNOWLEDGE (LOGIC-HIGH) R = READ BIT (LOGIC-HIGH)

MASTER TO SLAVE SLAVE TO MASTER







bq24745 SLUS761D-DECEMB<u>ER 2007-REVISED OCTOBER 2011</u>

www.ti.com



#### Figure 35. SMBus Read Timing

#### **BATTERY VOLTAGE REGULATION**

The bq24745 uses a high-accuracy voltage regulator for charging voltage. The battery voltage regulation setting is programmed by the host microcontroller ( $\mu$ C), through the SMBus interface that sets an 11-bit DAC. The battery termination voltage is a function of the battery chemistry. Consult the battery manufacturer to determine this voltage.

The VFB pin is used to sense the battery voltage for voltage regulation and should be connected as close to the battery as possible, or directly on the output capacitor. A  $0.1-\mu$ F ceramic capacitor from VFB to GND is recommended to be as close to the VFB pin as possible to decouple high-frequency noise.

To set the output charge-voltage regulation limit, use the SMBus to write a 16-bit ChargeVoltage() command using the data format listed in Table 3. The ChargeVoltage() command uses the Write-Word protocol (see Figure 33). The command code for ChargeVoltage() is 0x15 (0b0001 0101). The bq24745 provides a 1.024-V to 19.200-V charge voltage range, with 16-mV resolution. Setting ChargeVoltage() below 1.024 V or above 19.2 V clears the DAC and terminates charge.

On reset, the ChargeVoltage() and ChargeCurrent() values are cleared (0) and the charger remains off until both the ChargeVoltage() and the ChargeCurrent() commands are sent. During reset, both high-side and low-side FETs remain off until the charger is started.

| BIT | BIT NAME               | DESCRIPTION                                                                           |
|-----|------------------------|---------------------------------------------------------------------------------------|
| 0   | -                      | Not used                                                                              |
| 1   | -                      | Not used                                                                              |
| 2   | -                      | Not used                                                                              |
| 3   | -                      | Not used                                                                              |
| 4   | Charge voltage, DACV 0 | 0 = Adds 0 mV of charger voltage<br>1 = Adds 16 mV of charger voltage <sup>(1)</sup>  |
| 5   | Charge voltage, DACV 1 | 0 = Adds 0 mV of charger voltage<br>1 = Adds 32 mV of charger voltage <sup>(1)</sup>  |
| 6   | Charge voltage, DACV 2 | 0 = Adds 0 mV of charger voltage<br>1 = Adds 64 mV of charger voltage <sup>(1)</sup>  |
| 7   | Charge voltage, DACV 3 | 0 = Adds 0 mV of charger voltage<br>1 = Adds 128 mV of charger voltage <sup>(1)</sup> |
| 8   | Charge voltage, DACV 4 | 0 = Adds 0 mV of charger voltage<br>1 = Adds 256 mV of charger voltage <sup>(1)</sup> |
| 9   | Charge voltage, DACV 5 | 0 = Adds 0 mV of charger voltage<br>1 = Adds 512 mV of charger voltage <sup>(1)</sup> |
| 10  | Charge voltage, DACV 6 | 0 = Adds 0 mV of charger voltage<br>1 = Adds 1,024 mV of charger voltage              |

#### Table 3. Charge Voltage Register (0x15)

(1) Must be used in conjunction with other bits for a minimum output of 1024 mV



| r   |                         |                                                                           |  |  |  |  |  |
|-----|-------------------------|---------------------------------------------------------------------------|--|--|--|--|--|
| BIT | BIT NAME                | DESCRIPTION                                                               |  |  |  |  |  |
| 11  | Charge voltage, DACV 7  | 0 = Adds 0 mV of charger voltage<br>1 = Adds 2,048 mV of charger voltage  |  |  |  |  |  |
| 12  | Charge voltage, DACV 8  | 0 = Adds 0 mV of charger voltage<br>1 = Adds 4,096 mV of charger voltage  |  |  |  |  |  |
| 13  | Charge voltage, DACV 9  | 0 = Adds 0 mV of charger voltage<br>1 = Adds 8,192 mV of charger voltage  |  |  |  |  |  |
| 14  | Charge voltage, DACV 10 | 0 = Adds 0 mV of charger voltage<br>1 = Adds 16,384 mV of charger voltage |  |  |  |  |  |
| 15  | -                       | Not used                                                                  |  |  |  |  |  |

#### Table 3. Charge Voltage Register (0x15) (continued)

#### CHARGE CURRENT REGULATION

The ChargeCurrent() SMBus 6-bit DAC register sets the maximum charging current. Battery current is sensed by resistor  $R_{SR}$  connected between the CSOP and CSON pins. The maximum full-scale differential voltage between CSOP and CSON is 80.64 mV. Thus, for a 0.010- $\Omega$  sense resistor, the maximum charging current is 8.064 A.

The CSOP and CSON pins are used to measure the voltage across  $R_{SR}$ , which has a default value of 10 m $\Omega$ . However, resistors of other values can also be used. A larger sense resistor results in a larger sense voltage and higher regulation accuracy, but at the expense of higher conduction loss.

To set the charge current, use the SMBus to write a 16-bit ChargeCurrent() command using the data format listed in Table 4. The ChargeCurrent() command uses the Write-Word protocol (see Figure 33). The command code for ChargeCurrent() is 0x14 (0b0001 0100). When using a 10-m $\Omega$  sense resistor, the bq24745 provides a charge current range of 128 mA to 8.064 A, with 128-mA resolution. Set ChargeCurrent() to 0 to terminate charging. Setting ChargeCurrent() below 128 mA, or above 8.064 A, clears DAC and terminates charge.

The bq24745 includes a foldback current limit when the battery voltage is low. If the battery voltage is less than 3.6 V but above 2.5 V, any charge current limit above 3 A is clamped at 3 A. If the battery voltage is less than 2.5 V, the charge current is set to 220 mA until that voltage rises above 2.7 V. The ChargeCurrent() register is preserved and becomes active again when the battery voltage is higher than 2.7 V. This function effectively provides a fold-back current limit, which protects the charger during short circuit and overload.

On reset, the ChargeVoltage() and ChargeCurrent() values are cleared (0) and the charger remains off until both the ChargeVoltage() and the ChargeCurrent() commands are sent. During reset, both high-side and low-side FETs remain off until the charger is started.

| BIT | BIT NAME               | DESCRIPTION                                                              |
|-----|------------------------|--------------------------------------------------------------------------|
| 0   | -                      | Not used                                                                 |
| 1   | -                      | Not used                                                                 |
| 2   | -                      | Not used                                                                 |
| 3   | -                      | Not used                                                                 |
| 4   | -                      | Not used                                                                 |
| 5   | -                      | Not used                                                                 |
| 6   | -                      | Not used                                                                 |
| 7   | Charge current, DACI 0 | 0 = Adds 0 mA of charger current<br>1 = Adds 128 mA of charger current   |
| 8   | Charge current, DACI 1 | 0 = Adds 0 mA of charger current<br>1 = Adds 256 mA of charger current   |
| 9   | Charge current, DACI 2 | 0 = Adds 0 mA of charger current<br>1 = Adds 512 mA of charger current   |
| 10  | Charge current, DACI 3 | 0 = Adds 0 mA of charger current<br>1 = Adds 1,024 mA of charger current |
| 11  | Charge current, DACI 4 | 0 = Adds 0 mA of charger current<br>1 = Adds 2,048 mA of charger current |

#### Table 4. Charge Current Register (0x14), Using 10-mΩ Sense Resistor

#### Table 4. Charge Current Register (0x14), Using 10-m $\Omega$ Sense Resistor (continued)

| BIT | BIT NAME               | DESCRIPTION                                                              |
|-----|------------------------|--------------------------------------------------------------------------|
| 12  | Charge current, DACI 5 | 0 = Adds 0 mA of charger current<br>1 = Adds 4,096 mA of charger current |
| 13  | -                      | Not used                                                                 |
| 14  | -                      | Not used                                                                 |
| 15  | -                      | Not used                                                                 |

#### INPUT ADAPTER CURRENT REGULATION

The total input current from an ac adapter or other dc source is a function of the system supply current and the battery charging current. System current normally fluctuates as portions of the system are powered up or down. Without dynamic power management (DPM), the source must be able to supply the maximum system current and the maximum charger input current simultaneously. By using DPM, the input current regulator reduces the charging current to keep the input current from exceeding the limit set by the Input Current SMBus 6-bit DAC register. With high-accuracy limiting, the current capability of the ac adaptor can be lowered, reducing system cost.

The CSSP and CSSN pins are used to sense  $R_{AC}$  with a default value of 10 m $\Omega$ . However, resistors of other values can also be used. A larger a sense resistor results in a larger sense voltage and a higher regulation accuracy, but at the expense of higher conduction loss.

The total input current, from a wall cube or other dc source, is the sum of the system supply current and the current required by the charger. When the input current exceeds the set input current limit, the bq24745 decreases the charge current to provide priority to system load current. As the system supply rises, the available charge current drops linearly to zero.

$$I_{\text{NPUT}} = I_{\text{SYSTEM}} + \left[ \frac{I_{\text{LOAD}} \times V_{\text{BATTERY}}}{V_{\text{IN}} \times \eta} \right] + I_{\text{BIAS}}$$
(1)

where  $\eta$  is the efficiency of the dc-dc converter (typically 85% to 95%).

To set the input current limit, use the SMBus to write a 16-bit InputCurrent() command using the data format listed in Table 5. The InputCurrent() command uses the Write-Word protocol (see Figure 33). The command code for InputCurrent() is 0x3F (0b0011 1111). When using a  $10-m\Omega$  sense resistor, the bq24745 provides an input-current limit range of 256 mA to 11.008 A, with 256-mA resolution. InputCurrent() settings from 1 mA to 256 mA clears DAC and terminates charge. On reset the input current limit is 256 mA.

| BIT | BIT NAME               | DESCRIPTION                                                              |
|-----|------------------------|--------------------------------------------------------------------------|
| 0   | -                      | Not used                                                                 |
| 1   | _                      | Not used                                                                 |
| 2   | _                      | Not used                                                                 |
| 3   | -                      | Not used                                                                 |
| 4   | -                      | Not used                                                                 |
| 5   | _                      | Not used                                                                 |
| 6   | _                      | Not used                                                                 |
| 7   | Charge current, DACS 0 | 0 = Adds 0 mA of charger current<br>1 = Adds 256 mA of charger current   |
| 8   | Charge current, DACS 1 | 0 = Adds 0 mA of charger current<br>1 = Adds 512 mA of charger current   |
| 9   | Charge current, DACS 2 | 0 = Adds 0 mA of charger current<br>1 = Adds 1,024 mA of charger current |
| 10  | Charge current, DACS 3 | 0 = Adds 0 mA of charger current<br>1 = Adds 2,048 mA of charger current |
| 11  | Charge current, DACS 4 | 0 = Adds 0 mA of charger current<br>1 = Adds 4,096 mA of charger current |

#### Table 5. Input Current Register (0x3F), Using 10-m $\Omega$ Sense Resistor.



#### Table 5. Input Current Register (0x3F), Using 10-m $\Omega$ Sense Resistor. (continued)

| BIT | BIT NAME               | DESCRIPTION                                                                             |  |
|-----|------------------------|-----------------------------------------------------------------------------------------|--|
| 12  | Charge current, DACS 5 | 0 = Adds 0 mA of charger current<br>1 = Adds 8,192 mA of charger current; 11,008 mA max |  |
| 13  | -                      | Not used                                                                                |  |
| 14  | _                      | Not used                                                                                |  |
| 15  | -                      | Not used                                                                                |  |

#### ADAPTER DETECT AND POWER UP

An external resistor voltage divider attenuates the adapter voltage before it goes to ACIN. The adapter-detect threshold should typically be programmed to a value greater than the maximum battery voltage and lower than the minimum allowed adapter voltage. The ACIN divider should be placed before the input power path selector in order to sense the true adapter input voltage.

If DCIN is below 4 V, the charger is disabled.

If ACIN is below 0.6 V but DCIN is above 4.5 V, AC and VICM are disabled and pulled down to GND. The total quiescent current is less than 10  $\mu$ A.

Once ACIN rises above 0.6 V and DCIN is above 4.5 V, VREF goes to 3.3 V and all the bias circuits are enabled. ACOK low indicates ACIN still below 2.4 V, and the valid adaptor is not available. VICM becomes valid to reflect the adapter current.

When ACIN keeps rising and passes 2.4 V, a valid ac adapter is present. 100 µs later, the following occurs:

- ACOK becomes high through an external pullup resistor to the host digital voltage rail.
- The charger turns on if all the conditions are satisfied. (see *Enable and Disable Charging*

#### )

#### ENABLE AND DISABLE CHARGING

The following conditions must be valid before charging is enabled:

- Not in UVLO (DCIN > 4.5 V, and VDDSMB > 2.5 V)
- Adapter is detected (ACIN > 2.4 V).
- Adapter Battery voltage is higher than the V<sub>DCIN-VFB</sub> comparator threshold.
- 200-µs delay is complete after adapter detection.
- SMBus ChargeVoltage(), ChargeCurrent() and InputCurrent() DAC registers are inside the valid range.
- CE is HIGH.
- 2-ms delay is complete after adapter is detected and CE goes HIGH.
- VDDP and VREF are valid.
- Not in thermal shutdown (TSHUT)

Any of the following conditions stops ongoing charging:

- SMBus ChargeVoltage(), ChargeCurrent(), or InputCurrent() DAC register is outside the valid range.
- CE is LOW.
- Adapter is removed (DCIN <4 V).
- VDDSMB supply is removed. (VDDSMB <2.35 V)
- Adapter Battery voltage is less than V<sub>DCIN-VFB</sub> comparator threshold.
- Battery is over voltage.
- In thermal shutdown: TSHUT IC temperature threshold is above 155°C.

## AUTOMATIC INTERNAL SOFT-START CHARGER CURRENT

The charger automatically soft-starts the output regulation current every time the charger is enabled to ensure there is no overshoot or stress on the output capacitors or the power converter. The soft-start consists of stepping up the charge regulation current in eight evenly divided steps up to the programmed charge current. Each step lasts around 1.6 ms, for a typical rise time of 12.8 ms. No external components are needed for this function. The regulation limits can be changed in the middle of charging without soft start.

SLUS761D-DECEMBER 2007-REVISED OCTOBER 2011

## **CONVERTER OPERATION**

The synchronous buck PWM converter uses a fixe- frequency (300 kHz) voltage mode with feed-forward control scheme. A type-III compensation network allows using ceramic capacitors at the output of the converter. The compensation input stage is connected between the feedback output (FBO) and the error amplifier input (EAI). The feedback compensation stage is connected between the error amplifier input (EAI) and error amplifier output (EAO). The LC output filter selected gives a characteristic resonant frequency that is used to determine the compensation to ensure there is sufficient phase margin for the target bandwidth.

The resonant frequency, f<sub>o</sub>, is given by:

$$f_{O} = \frac{1}{2\pi \sqrt{L_{O}C_{O}}}$$

An internal sawtooth ramp is compared to the internal EAO error control signal to vary the duty cycle of the converter. The ramp height is one-fifteenth of the input adapter voltage, making it always directly proportional to the input adapter voltage. This cancels out any loop gain variation due to a change in input voltage, and simplifies the loop compensation. The ramp is offset by 200 mV in order to allow zero-percent duty cycle when the EAO signal is below the ramp. The EAO signal is also allowed to exceed the sawtooth ramp signal in order to get a 100% duty-cycle PWM request. Internal gate-drive logic allows achieving 99.98% duty cycle while ensuring the N-channel upper device always has enough voltage to stay fully on. If the BOOT pin to PHASE pin voltage falls below 4 V for more than three cycles, then the high-side n-channel power MOSFET is turned off and the low-side n-channel power MOSFET is turned on to pull the PHASE node down and recharge the BOOT capacitor. Then the high-side driver returns to 100% duty-cycle operation until the (BOOT-PHASE) voltage is detected to fall low again due to leakage current discharging the BOOT capacitor below 4 V, and the recharge pulse is reissued.

The fixed-frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current, and temperature, simplifying output filter design and keeping the frequency out of the audible noise region. The type-III compensation provides phase boost near the cross-over frequency, giving sufficient phase margin.

## CONTINUOUS AND DISCONTINUOUS CONDUCTION MODES

In continuous-conduction mode (CCM), the inductor current always flows to charge the battery, and the charger always operates in synchronized mode. At the beginning of each clock cycle, the high-side n-channel power MOSFET turns on, and the turnon time is set by the voltage on EAO pin. After the high-side power MOSFET turns off, the low-side n-channel power MOSFET turns on. During CCM, the low-side n-channel power MOSFET stays on until the end of the clock cycle. The internal gate-drive logic ensures there is break-before-make switching to prevent shoot-through currents. During the 25-ns dead time where both FETs are off, the back diode of the low-side power MOSFET conducts the inductor current. Having the low-side FET turn on keeps the power dissipation low, and allows safely charging at high currents. With type-III compensation, the loop has a fixed 2-pole system.

Before the ripple valley current gets close to zero, the low-side FET must turn off before current goes negative, or flows from the battery to the PHASE node, to avoid battery boosting the system. After the high-side n-channel power MOSFET turns off, and after the break-before-make dead-time, the low-side n-channel power MOSFET turns on for a blank-out time. After the blank-out time is over, if the V<sub>CSOP-CSON</sub> voltage falls below the UCP threshold (typical 10 mV), the low-side power MOSFET turns off and stays off until the beginning of the next cycle, where the high-side power MOSFET is turned on again. After the low-side MOSFET turns off, the inductor current flows through back-gate diode until it reaches zero. The negative inductor current is blocked by the diode, and the inductor current becomes discontinuous. This mode is called discontinuous-conduction mode (DCM).

During the DCM mode, the loop response automatically changes and has a single-pole system at which the pole is proportional to the load current, because the converter does not sink current, and only the load provides a current sink. This means at very low currents the loop response is slower, as there is less sinking current available to discharge the output voltage. At very low currents during non-synchronous operation, there may be a small amount of negative inductor current during the 40-ns recharge pulse. The charge should be low enough to be absorbed by the input capacitance.

Whenever the converter goes into zero percent duty-cycle, the high-side MOSFET does not turn on, and the low-side MOSFET does not turn on (no 40-ns recharge pulse) either, and there is no discharge from the battery unless the BOOT to PHASE voltage discharges below 4 V. In that case, it pulses once to recharge the bootstrap capacitor.



#### **REFRESH BTST CAPACITOR**

If the BOOT pin to PHASE pin voltage falls below 4 V for more than three cycles, then the high-side n-channel power MOSFET is turned off and the low-side n-channel power MOSFET is turned on for 40 ns to pull the PHASE node down and recharge the BOOT capacitor. The 40-ns low-side MOSFET on-time is required protect from ringing noise, and to ensure the bootstrap capacitor is always recharged and able to keep the high-side power MOSFET on during the next cycle.

#### UCP (CHARGE UNDERCURRENT), USING SENSE RESISTOR

In the bq24745, the cycle-by-cycle UCP allows using very small inductors seamlessly, even if they have large ripple current. Every cycle when the low-side MOSFET turns-on, if the CSOP-CSON voltage falls below 10 mV (inductor current falls below 1 A if using a 10-m $\Omega$  sense resistor), the low-side MOSFET is latched off until the next cycle begins and resets the latch.

The converter automatically detects when to turn off the low-side MOSFET every cycle. The converter goes into discontinuous conduction mode (DCM) when the current falls below 1/2 the inductor peak-to-peak current ripple. The inductor current ripple is given by

$$\begin{split} I_{\text{DCM}} &< \frac{I_{\text{RIPPLE}}}{2} \\ \text{and} \quad I_{\text{RIPPLE}} = \frac{\left(V_{\text{IN}} - V_{\text{BAT}}\right) \times \left(\frac{V_{\text{BAT}}}{V_{\text{IN}}}\right) \times \left(\frac{1}{f_{\text{S}}}\right)}{L_{\text{out}}} \end{split}$$

(2)

ba24745

where

 $V_{IN}$ : adapter voltage = DCIN voltage  $V_{VFB}$ : output voltage = VFB voltage  $f_S$ : switching frequency = 300 kHz  $L_{OUT}$ : output inductor

For proper cycle-by-cycle UCP sensing, the output filter capacitor should sit on CSON. Only a  $0.1-\mu$ F capacitor is on CSOP, close to the device input.

## AVERAGE CHARGE OVERCURRENT, USING SENSE AMPLIFIER

The charger has average overcurrent protection using the  $V_{CSON-CSOP}$  voltage across the charge-current sense resistor. It monitors the charge current, and prevents the current from exceeding 145% of the programmed regulated charge current. If the charge current limit falls below 3.3 A (on 10 m $\Omega$ ), the overcurrent limit is fixed at 5 A. The high-side gate drive turns off when the overcurrent is detected, and automatically resumes when the current falls below the overcurrent threshold. There is an internal 160-kHz filter pole, to filter the switching frequency and prevent false tripping. This adds a small delay, depending on the amount of overdrive over the threshold.

## BATTERY OVERVOLTAGE PROTECTION, USING REMOTE SENSING VFB

The converter does not allow switching when the battery voltage at VFB exceeds 104% of the regulation voltage set-point. Once the VFB voltage returns below 102% of the regulation voltage, switching resumes. This allows quick response to an overvoltage condition, such as occurs when the load is removed or the battery is disconnected. A current sink from CSOP and CSON to GND is on only during charging and allows discharging the stored output inductor energy that is transferred to the output capacitors.

## **BATTERY TRICKLE CHARGING**

The bq24745 automatically reduces the charge current limit to a fixed 220 mA to trickle-charge the battery when the voltage on the VFB pin falls below 2.5 V. The charge current returns to the value programmed on the ChargeCurrent(0x14) register when the VFB pin voltage rises above 2.7 V.

This function provides a safe trickle charge to close deeply discharged open packs.

## bq24745

SLUS761D - DECEMBER 2007 - REVISED OCTOBER 2011

#### HIGH-ACCURACY VICM USING CURRENT-SENSE AMPLIFIER (CSA)

An industry standard, high-accuracy current-sense amplifier (CSA) is used to monitor the input current by the host or some discrete logic through the analog voltage output of the VICM pin. The CSA amplifies the input sensed voltage of CSSP-CSSN by 20× through the VICM pin. The VICM output is a voltage source 20 times the input differential voltage. Once DCIN is above 4.5 V and ACIN is above 0.6 V, VICM no longer stays at ground, but becomes active. A user wanting to lower the voltage could use a resistor divider from VICM to GND and still achieve accuracy over temperature.

A 100-pF capacitor connected on the output is recommended for decoupling high-frequency noise.

#### VDDSMB INPUT SUPPLY

The VDDSMB input provides bias power to the SMBus interface logic. Connect VDDSMB to an external 3.3-V or 5-V supply rail. SMBus communication can start between host and charger when the VDDSMB voltage is above 2.5 V and the VREF voltage is at 3.3 V. Bypass VDDSMB to GND with a 0.1-µF or greater ceramic capacitor.

#### INPUT UNDERVOLTAGE LOCKOUT (UVLO)

The system must have a minimum 4.5-V DCIN voltage to allow proper operation. When the DCIN voltage is below 4 V, VREF LDO stays inactive, even with ACIN above 0.6 V. VREF turns on when DCIN > 4.5 V and ACIN > 0.6 V. To enable VDDP requires DCIN > 4.5 V, ACIN > 2.4 V, and CE = HIGH.

## VDDP GATE DRIVE REGULATOR

An integrated low-dropout (LDO) linear regulator provides a 6-V supply derived from DCIN for high efficiency, and delivers over 90 mA of load current. The LDO powers the gate drivers of the n-channel switching MOSFETs. Bypass VDDP to PGND with a 1- $\mu$ F or greater ceramic capacitor. During thermal shutdown, the VDDP LDO is disabled.

#### INPUT CURRENT COMPARATOR TRIP DETECTION

In order to optimize the system performance, the host monitors the adapter current. Once the adapter current is above a threshold set via ICREF, the ICOUT pin sends a signal to the HOST. The signal alarms the host that input power has exceeded the programmed limit, allowing the host to throttle back system power by reducing clock frequency, lowering rail voltages, or disabling certain parts of the system. The ICOUT pin is an open-drain output. Connect a pullup resistor to ICOUT. The output is logic HI when the VICM output voltage (VICM =  $20 \times V_{CSSP-CSSN}$ ) is lower than the ICREF input voltage. The ICREF threshold is set by an external resistor divider using VREF. The hysteresis can be programmed by a positive feedback resistor from the ICOUT pin to the ICREF pin.







Figure 36. ACOK, ICREF, and ICOUT Logic

## **OPEN-DRAIN STATUS OUTPUTS (ACOK, ICOUT PINS)**

Two status outputs are available; both require external pullup resistors to pull the pins to the system digital rail for a high level.

The ACOK open-drain output goes high when ACIN is above 2.4 V. It indicates that a functional adapter is providing a valid input voltage.

The ICOUT open-drain output goes low when the input current is higher than the threshold programmed via the ICREF pin. Hysteresis can be programmed by adding a resistor from the ICREF pin to the ICOUT pin.

#### THERMAL SHUTDOWN PROTECTION

The QFN package has low thermal impedance, which provides good thermal conduction from the silicon to the ambient, to keep the junction temperature low. As an added level of protection, the charger converter turns off and self-protects whenever the junction temperature exceeds the TSHUT threshold of 155°C. VDDP LDO is disabled as well during thermal shutdown. The charger stays off until the junction temperature falls below 135°C. Once the temperature drops below 135°C, the VDDP LDO is enabled. If all the conditions described in the *Enable and Disable Charging* section are valid, charge soft-starts again.

#### CHARGER TIME-OUT

The bq24745 includes a timer to terminate charging if the charger does not receive a ChargeVoltage() or ChargeCurrent() command within 170 s. If a time-out occurs, both ChargeVoltage() and ChargeCurrent() commands must be resent to re-enable charging.

#### CHARGE TERMINATION FOR Li-lon OR Li-Polymer

The primary termination method for Li-Ion and Li-Polymer is minimum current. Secondary temperature termination (see the *Charge Current Regulation* section) also provides additional safety. The host controls the charge initiation and the termination. A battery pack gas gauge assists the hosts on setting the voltages and determining when to terminate based on the battery-pack state of charge.

Copyright © 2007–2011, Texas Instruments Incorporated

## REMOTE SENSE

The bq24745 has a dedicated remote sense pin, VFB, which allows the rejection of board resistance and selector resistance. To use remote sensing fully, connect VFB directly to the battery interface through an unshared battery-sense Kelvin trace, and place a  $0.1-\mu$ F ceramic capacitor near the VFB pin to GND (see Figure 1).

Remote Kelvin sensing provides higher regulation accuracy by eliminating parasitic voltage drops. Remote sensing cancels the effect of impedance in series with the battery. This impedance normally causes the battery charger to enter constant-voltage mode prematurely.

| Part Designator          | Qty | Description                                                               |
|--------------------------|-----|---------------------------------------------------------------------------|
| Q1, Q2,                  | 3   | P-channel MOSFET, -30-V, -7.5-A, SO-8, Vishay-Siliconix, Si4435           |
| Q3, Q4                   | 2   | N-channel MOSFET, 30-V, 12.5-A, SO-8, Fairchild, FDS6680A                 |
| RAC, RSR                 | 2   | Sense resistor, 10-mW, 2010, Vishay-Dale, WSL2010R0100F                   |
| L1                       | 1   | Inductor, 5.6-uH, 7-A, 31-mΩ Vishay, IHLP2525CZ01-2R                      |
| D1                       | 1   | Diode, dual Schottky, 30-V, 200-mA, SOT23, Fairchild, BAT54C              |
| C1                       | 1   | Capacitor, ceramic, 2.2-µF, 35-V, 10%, X7R                                |
| C6                       | 1   | Capacitor, ceramic, 1-µF, 35-V, 10%, X7R                                  |
| 2xC13, C14, C15          | 4   | Capacitor, ceramic, 10-µF, 35-V, 20%, X5R, 1206, Panasonic, ECJ-3YB1E106M |
| C6, C16, C4, C8          | 4   | Capacitor, ceramic, 1-µF, 25-V, 10%, X7R, 2012, TDK, C2012X7R1E105K       |
| C2, C3, C7, C9, C10, C17 | 6   | Capacitor, ceramic, 0.1-µF, 50-V, 10%, X7R, 0805, Kemet, C0805C104K5RACTU |
| C5                       | 1   | Capacitor, ceramic, 100- pF, 25-V, 10%, X7R, 0805, Kemet                  |
| C23                      | 1   | Capacitor, ceramic, 51-pF, 25-V, 10%, X7R, 0805, Kemet                    |
| C21                      | 1   | Capacitor, ceramic, 2000-pF, 25-V, 10%, X7R, 0805, Kemet                  |
| C22                      | 1   | Capacitor, ceramic, 130-pF, 25-V, 10%, X7R, 0805, Kemet                   |
| R3, R4, R10, R11, R12    | 5   | Resistor, chip, 10-kΩ, 1/16-W, 5%, 0402                                   |
| R1                       | 1   | Resistor, chip, 309-kΩ, 1/16-W, 1%, 0402                                  |
| R2                       | 1   | Resistor, chip, 49.9-kΩ, 1/16-W, 1%, 0402                                 |
| RC1                      | 1   | Resistor, thick film chip paralleling, 2× 3.9-Ω, 25-V, 1210               |
| RC6                      | 1   | Resistor, thick film chip , 10-Ω, 1206                                    |
| R19                      | 1   | Resistor, chip, 7.5-kΩ, 1/16-W, 5%, 0402                                  |
| R20                      | 1   | Resistor, chip, 20-kΩ, 1/16-W, 1%, 0402                                   |
| R21                      | 1   | Resistor, chip, 200-kΩ, 1/16-W, 5%, 0402                                  |
| R22                      | 1   | Resistor, chip, 100-Ω, 1/16-W, 1%, 0402                                   |
| R7, R8                   | 2   | Resistor, chip, 200-kΩ, 1/16-W, 1%, 0402                                  |
| R18                      | 1   | Resistor, chip, 1.4-MΩ, 1/16-W, 1%, 0402                                  |

#### Component List for Typical System Circuit of Figure 2



#### GLOSSARY

- **VICM** Output Voltage of Input Current Monitor
- ICREF Input Current Reference sets the threshold for the input current limit
- **DPM** Dynamic Power Management
- CSOP, CSON Current Sense Output of battery positive and negative

These pins are used with an external low-value series resistor to monitor the current to and from the battery pack.

CSSP, CSSN Current Sense Supply positive and negative

These pins are used with an external low-value series resistor to monitor the current from the adapter supply.

POR Power-on reset

bq24745

SLUS761D - DECEMBER 2007 - REVISED OCTOBER 2011

## **REVISION HISTORY**

NOTE: Page numbers of previous versions may differ from the current version.

# Changes from Original (December 2007) to Revision A

- Changed The data sheet title From: SMBus-Controlled Multi-Chemistry Battery Charger With Input Current Detect Comparator and Charge Enable Pin
   Deleted Features Bullet: Cells Pin Supports Two to Four Li-Ion Cells
   Deleted Condition above Figure 1: VICM<sub>er\_limit</sub> = 6 A
   Added text to the condition above Figure 2: "for ICOUT Input Current comparator"
   Changed ICREF text in the PIN FUNCTIONS table From: Input current comparator voltage reference input. Connect a resistor-divider from VREF to ICREF, and GND to program the reference for the LOPWR comparator To: Input

#### Changes from Revision A (October 2008) to Revision B

| • | Deleted "Level 2" from title                                                                                                       | . 1 |
|---|------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Deleted "Input Overvoltage Protection (OVP)" Features bullet                                                                       | . 1 |
| • | Changed Feature bullet from "6 V-24 V" to "7 V-24 V"                                                                               | . 1 |
| • | Changed "10-µ" to "10-µA" Battery Current                                                                                          | . 1 |
| • | Changed last sentence of first paragraph of DESCRIPTION by deleting "one," from the text string                                    | . 1 |
| • | Changed Figure 1 graphic entity                                                                                                    | . 2 |
| • | Changed Figure 2 graphic entity                                                                                                    | . 3 |
| • | Changed T <sub>A</sub> from "70°C" to "40°C" in the Package Thermal Data table.                                                    | . 3 |
| • | Changed θ <sub>JA</sub> from "39°C/W" to "36°C/W" in the Package Thermal Data table.                                               | 3   |
| • | Changed "ACOUT" to "ICOUT" and deleted "ICREF input" from Pin 2 functional description.                                            | . 4 |
| • | Deleted "optional" from Pins 17, 18, 27, and 28 functional description in the Pin Functions table.                                 | . 4 |
| • | Added text to Pin 22 functional description.                                                                                       | . 4 |
| • | Changed Pin 22 functional description from "100-Ω" resistor to "10-Ω" resistor in the Pin Functions table.                         | . 4 |
| • | Added "ACOK" specification to first row of Absolute Maximum Ratings table.                                                         | . 5 |
| • | Added "SDA" and "SCL" specification to fourth row of Absolute Maximum Ratings table, and changed maximum                           |     |
|   | voltage from "7 V" to "6 V"                                                                                                        |     |
| • | Deleted "GND" and "PGND" specification from Absolute Maximum Ratings table                                                         |     |
| • | Added "ACOK" specification to Recommended Operating Conditions table                                                               |     |
| • | Added "VDDSMB", "SDA", and "SCL" specifications to Recommended Operating Conditions table                                          | . 5 |
| • | Changed VFB SHORT () COMPARATOR specification parameter text from ""VFB short rising hysteresis" to "VFB short falling hysteresis" | . 7 |
| • | Changed Functional Block Diagram graphic entity                                                                                    | 17  |
| • | Changed Detailed Description re-write for clarification                                                                            | 18  |
| • | Changed Figure 33 graphic entity                                                                                                   | 19  |
| • | Changed Figure 34 graphic entity legend                                                                                            | 19  |
| • | Changed Figure 35 graphic entity legend                                                                                            | 20  |
| • | Changed Figure 36 graphic entity                                                                                                   | 27  |
| • | Deleted "Q5" from Component List table.                                                                                            | 28  |
| • | Added description for C1 and C6 in the Component List table.                                                                       | 28  |
| • | Changed "R9" to "R19" in Component List                                                                                            | 28  |
| • | Added R20 to Component List                                                                                                        | 28  |
|   |                                                                                                                                    |     |

www.ti.com

Page

#### Product Folder Link(s) : bq24745

30 Submit Documentation Feedback

#### Page



|  |  | bq24 | 1745 |
|--|--|------|------|
|  |  |      |      |

SLUS761D - DECEMBER 2007 - REVISED OCTOBER 2011

| • | Changed "R11" to "R21" in Component List | 28 |
|---|------------------------------------------|----|
| • | Added R22 to Component List              | 28 |

#### Changes from Revision B (April 2010) to Revision C

## Page

| •  | Changed Table 5, Bit 7 description from "128mA" to "256mA"; Bit 8 description from "256mA" to "512mA"; Bit 9 description from "512mA" to "1024mA"; Bit 10 description from "1024mA" to "2048mA"; Bit 11 description from "2048mA" to "4096mA"; and Bit 12 description from "4096mA" to "8192 mA". | 22   |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Cł | hanges from Revision C (April 2011) to Revision D                                                                                                                                                                                                                                                 | Page |

| • | Corrected pin numbers on pins CSSN, CSSP, CSON, and CSOP in Figure 1 2 |
|---|------------------------------------------------------------------------|
| • | Corrected pin numbers on pins CSSN, CSSP, CSON, and CSOP in Figure 2 3 |



11-Apr-2013

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish |                     | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                 |              | (4)               |         |
| BQ24745RHDR      | ACTIVE | VQFN         | RHD     | 28   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | BQ<br>24745       | Samples |
| BQ24745RHDRG4    | ACTIVE | VQFN         | RHD     | 28   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | BQ<br>24745       | Samples |
| BQ24745RHDT      | ACTIVE | VQFN         | RHD     | 28   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | BQ<br>24745       | Samples |
| BQ24745RHDTG4    | ACTIVE | VQFN         | RHD     | 28   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | BQ<br>24745       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

11-Apr-2013

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ24745RHDR                 | VQFN            | RHD                | 28 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| BQ24745RHDT                 | VQFN            | RHD                | 28 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Jan-2013



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24745RHDR | VQFN         | RHD             | 28   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24745RHDT | VQFN         | RHD             | 28   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MO-220.





#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



4208923-2/E 06/11

#### RHD (S-PVQFN-N28) PLASTIC QUAD FLATPACK NO-LEAD Example Stencil Design 0.125mm Stencil Thickness Example Board Layout (Note E) 4x1,3 square (Note D) --24x0,5 0,95 -24x0.5 0 ф 0 0,23 3.85 5.75 3.83.15 5.8 4x0,3 0 0 φ 3,15 3,85 3,8 5,75 5.8 68% solder coverage on center pad Non Solder Mask Example Via Layout Defined Pad (Notes D, F) 0.10R0.14 Solder Mask Opening (Note F) O 6x1,0 1,0 3 15 Pad Geometry φ 0 (Note C) 0.28 0,05 all around 9xø0.3 6x1.0

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated