



# GREEN-MODE FLYBACK CONTROLLER

Check for Samples: UCC28610

## **FEATURES**

www.ti.com

- Cascoded Configuration Allows Fully Integrated Current Control Without External Sense Resistor
- Fast Start Up With Low Standby Power Achieved by Cascode Configuration
- Frequency and Peak Current Modulation for Optimum Efficiency Over Entire Operating Range
- Green-Mode (GM) Burst Switching Packets Improve No-Load Efficiency
- Advanced Overcurrent Protection Limits RMS
   Input and Output Currents
- Thermal Shutdown
- Timed Overload With Retry or Latch-Off Response
- Programmable Opto-Less Output Over-Voltage Protection
- Fast Latched Fault Recovery
- 8-Pin SOIC Package and 8-Pin PDIP Lead-Free Packages

## APPLICATIONS

- Universal Input AC and DC Adapters, 12 W to 65 W
- High Efficiency Housekeeping and Auxillary Power Supplies
- Offline Battery Chargers
- Consumer Electronics (DVD Players, Set-Top Boxes, DTV, Gaming, Printers, etc.)

## DESCRIPTION

The UCC28610 brings a new level of performance and reliability to the AC and DC consumer power supply solution.

A PWM modulation algorithm varies both the switching frequency and primary current while maintaining discontinuous or transition mode operation over the entire operating range. Combined with a cascoded architecture, these innovations result efficiency, reliability. in and system cost improvements conventional over а flyback architecture.

The UCC28610 offers a predictable maximum power threshold and a timed response to an overload, allowing safe handling of surge power requirements. Overload fault response is user-programmed for retry or latch-off mode. Additional protection features include output overvoltage detection, programmable maximum on-time, and thermal shutdown.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# UCC28610



#### SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

|  | ORDERING INFORMATION                              |      |                            |                 |                 |       |                          |  |
|--|---------------------------------------------------|------|----------------------------|-----------------|-----------------|-------|--------------------------|--|
|  | OPERATING<br>TEMPERATURE<br>RANGE, T <sub>A</sub> | PINS | PACKAGE                    | PACKAGE<br>LEAD | TRANSPORT MEDIA | UNITS | ORDERABLE PART<br>NUMBER |  |
|  | 40%0 to 405%0                                     | 8    | Plastic Small Outline SOIC | D               | Tape and Reel   | 2500  | UCC28610DR               |  |
|  | –40°C to 125°C                                    | 8    | Plastic Dual In-Line PDIP  | Р               | Tube            | 50    | UCC28610P                |  |

### 

## **RECOMMENDED OPERATING CONDITIONS**

Unless otherwise noted, all voltages are with respect to GND,  $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ . Components reference, Figure 1.

|                   |                       |                       | MIN  | MAX  | UNIT |
|-------------------|-----------------------|-----------------------|------|------|------|
| VDD               | Input voltage         |                       | 9    | 20   | V    |
| VGG               | Input voltage from I  | ow-impedance source   | 9    | 13   |      |
| I <sub>VGG</sub>  | Input current from a  | high-impedance source | 10   | 2000 | μA   |
| R <sub>MOT</sub>  | Resistor to GND       | Shutdown/Retry mode   | 25   | 100  |      |
|                   |                       | Latch-off mode        | 150  | 750  | kΩ   |
| R <sub>CL</sub>   | Resistor to GND       |                       | 24.3 | 100  | K12  |
| R <sub>ZCD1</sub> | Resistor to auxiliary | winding               | 50   | 200  |      |
| $C_{VGG}$         | VGG capacitor         |                       | 33   | 200  | nF   |
| $C_{BP}$          | VDD bypass capac      | tor, ceramic          | 0.1  | 1    | μF   |



### Figure 1. Recommended Operating Conditions Application



#### www.ti.com

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

All voltages are with respect to GND,  $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ , all currents are positive into and negative out of the specified terminal (unless otherwise noted)

|                          |                                       |                                                            | UCC28610     | UNIT |  |
|--------------------------|---------------------------------------|------------------------------------------------------------|--------------|------|--|
|                          |                                       | VDD                                                        | -0.5 to +25  |      |  |
|                          |                                       | DRV, during conduction                                     | -0.5 to +2.0 | 1    |  |
|                          |                                       | DRV, during non-conduction                                 | 20           | ]    |  |
| Input v                  | oltage range                          | VGG <sup>(2)</sup>                                         | -0.5 to +16  | V    |  |
|                          |                                       | ZCD, MOT, CL <sup>(3)</sup>                                | –0.5 to +7   | -    |  |
|                          |                                       | FB <sup>(3)</sup>                                          | -0.5 to +1.0 |      |  |
|                          |                                       | VDD – VGG                                                  | -7 to +10    | 1    |  |
| Continuous input current |                                       | I <sub>VGG</sub> <sup>(2)</sup>                            | 10           | mA   |  |
| Input current range      |                                       | $I_{ZCD}$ , $I_{MOT}$ , $I_{CL}$ , $I_{FB}$ <sup>(3)</sup> | -3 to +1     |      |  |
| Deals                    |                                       | DRV                                                        |              |      |  |
| Реак с                   | putput current                        | DRV, pulsed 200ns, 2% duty cycle                           | –5 to +1.5   | A    |  |
| TJ                       | Operating junction temperature range  |                                                            | -40 to +150  |      |  |
| T <sub>stg</sub>         | Storage temperature range             |                                                            | -65 to +150  | °C   |  |
|                          | Lead Temperature (soldering, 10 sec.) | +260                                                       | ]            |      |  |
| HBM                      | BM ESD Rating, Human Body Model       |                                                            | 1.5          | kV   |  |
| CDM                      | ESD Rating, Charged Device Model      |                                                            | 500          | V    |  |

(1) These are stress ratings only. Stress beyond these limits may cause permanent damage to the device. Functional operation of the device at these or any conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute maximum rated conditions for extended periods of time may affect device reliability

(2) Voltage on VGG is internally clamped. The clamp level varies with operating conditions. In normal use, VGG is current fed with the voltage internally limited

(3) In normal use, MOT, CL, ZCD, and FB are connected to resistors to GND and internally limited in voltage swing

|                    |                                                             | UCC      | UCC28610                         |      |  |
|--------------------|-------------------------------------------------------------|----------|----------------------------------|------|--|
|                    | THERMAL METRIC                                              | SOIC (D) | SOIC (D) PDIP (P) <sup>(1)</sup> |      |  |
|                    |                                                             | 8 PINS   | 8 PINS                           |      |  |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 117.5    | 56.3                             |      |  |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 63.7     | 45.7                             |      |  |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 57.8     | 33.5                             | °C/W |  |
| ΨJT                | Junction-to-top characterization parameter <sup>(5)</sup>   | 15.3     | 22.9                             |      |  |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter <sup>(6)</sup> | 57.3     | 33.4                             |      |  |

### THERMAL INFORMATION

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

# ELECTRICAL CHARACTERISTICS

Unless otherwise stated: VDD = 12 V, VGG = 12 V, ZCD = 1 V, I<sub>FB</sub> = 10  $\mu$ A, GND = 0 V, a 0.1- $\mu$ F capacitor between VDD and GND, a 0.1- $\mu$ F capacitor between VGG and GND, R<sub>CL</sub> = 33.2 k $\Omega$ , R<sub>MOT</sub> = 380 k $\Omega$ , -40°C < T<sub>A</sub> < +125°C, T<sub>J</sub> = T<sub>A</sub>

|                                             | PARAMETER                                                                              | TEST CONDITIONS                                                                       | MIN   | TYP  | MAX   | UNITS |
|---------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|------|-------|-------|
| VDD and VGG SUP                             | PLY                                                                                    | ·                                                                                     | ·     |      |       |       |
| VGG <sub>(OPERATING)</sub>                  | VGG voltage, operating                                                                 | VDD = 14 V, I <sub>VGG</sub> = 2.0 mA                                                 | 13    | 14   | 15    |       |
| VGG <sub>(DISABLED)</sub>                   | VGG voltage, PWM disabled                                                              | VDD = 12 V, I <sub>VGG</sub> = 15 µA, I <sub>FB</sub> = 350 µA                        | 15    | 16   | 17    | V     |
| ΔVGG                                        | Rise in VGG clamping voltage during UVLO, GM, or Fault                                 | VGG <sub>(DISABLED)</sub> – VGG <sub>(OPERATING)</sub>                                | 1.75  | 2.00 | 2.15  | v     |
| I <sub>VGG(SREG)</sub>                      | VGG shunt regulator current                                                            | $VGG = VGG_{(DISABLED)}$ -100 mV, VDD = 12<br>V                                       |       | 6    | 10    | μA    |
| $\Delta VGG_{(SREG)}$                       | VGG shunt load regulation                                                              | 10 $\mu$ A $\leq$ I <sub>VGG</sub> $\leq$ 5 mA, I <sub>FB</sub> = 350 $\mu$ A         |       | 125  | 200   | mV    |
| VGG <sub>(LREG)</sub>                       | VGG LDO regulation voltage                                                             | $VDD = 20 V, I_{VGG} = -2 mA$                                                         |       | 13   |       |       |
| VGG <sub>(LREG, DO)</sub>                   | VGG LDO Dropout Voltage                                                                | $VDD - VGG$ , $VDD = 11 V$ , $I_{VGG} = -2 mA$                                        | 1.5   | 2    | 2.5   |       |
| VDD <sub>(ON)</sub>                         | UVLO turn-on threshold                                                                 |                                                                                       | 9.7   | 10.2 | 10.7  | V     |
| VDD <sub>(OFF)</sub>                        | UVLO turn-off threshold                                                                |                                                                                       | 7.55  | 8    | 8.5   |       |
| ΔVDD <sub>(UVLO)</sub>                      | UVLO hysteresis                                                                        |                                                                                       | 1.9   | 2.2  | 2.5   |       |
| IVDD(OPERATING)                             | Operating current                                                                      | VDD = 20 V                                                                            | 2.5   | 3    | 3.7   | mA    |
| I <sub>VDD(GM)</sub>                        | Idle current between bursts                                                            | I <sub>FB</sub> = 350 μA                                                              |       | 550  | 900   |       |
| I <sub>VDD(UVLO)</sub>                      | Current for VDD < UVLO                                                                 | $VDD = VDD_{(ON)} - 100 \text{ mV}$ , increasing                                      |       | 225  | 310   | μA    |
| R <sub>DS,ON(VDD)</sub>                     | VDD Switch on resistance, DRV to VDD                                                   | VGG = 12 V, VDD = 7V, I <sub>DRV</sub> = 50 mA                                        |       | 4    | 10    | Ω     |
| VDD(FAULT RESET)                            | VDD for fault latch reset                                                              |                                                                                       | 5.6   | 6    | 6.4   | V     |
| MODULATION                                  |                                                                                        |                                                                                       | 1     |      |       | 1     |
| t <sub>S(HF)</sub> <sup>(1)</sup>           | Minimum switching period, frequency modulation (FM) mode                               | I <sub>FB</sub> = 0 μA, <sup>(1)</sup>                                                | 7.125 | 7.5  | 7.875 |       |
| t <sub>S(LF)</sub> <sup>(1)</sup>           | Maximum switching period,<br>reached at end of FM modulation<br>range                  | $I_{FB} = I_{FB, CNR3} - 20 \ \mu A,^{(1)}$                                           | 31    | 34   | 38    | μs    |
| 1                                           | Maximum peak driver current over                                                       | $I_{FB} = 0 \ \mu A, \ R_{CL} = 33.2 \ k\Omega$                                       | 2.85  | 3    | 3.15  |       |
| IDRVpk(max)                                 | amplitude modulation(AM) range                                                         | $I_{FB} = 0 \ \mu A, \ R_{CL} = 100 \ k\Omega$                                        | 0.80  | 0.90 | 1.0   |       |
|                                             | Minimum peak driver current                                                            | I <sub>FB, CNR2</sub> + 10 μA, R <sub>CL</sub> = 33.2 kΩ                              | 0.7   | 0.85 | 1.1   | A     |
| I <sub>DRVpk(min)</sub>                     | reached at end of AM modulation range                                                  | $I_{FB, CNR2}$ + 10 μA, $R_{CL}$ = 100 kΩ                                             | 0.2   | 0.33 | 0.5   |       |
| K <sub>P</sub>                              | Maximum power constant                                                                 | I <sub>DRVpk(max)</sub> = 3 A                                                         | 0.54  | 0.60 | 0.66  | W/µH  |
| I <sub>DRVpk(absmin)</sub>                  | Minimum peak driver independent of $R_{CL}$ or AM control                              | R <sub>CL</sub> = OPEN                                                                | 0.3   | 0.45 | 0.6   | А     |
| t <sub>BLANK</sub> (Ilim)                   | Leading edge current limit blanking time                                               | $I_{FB}$ = 0 $\mu A,~R_{CL}$ = 100 k $\Omega,~1.2\text{-}A$ pull-up on DRV            | 120   | 220  | 450   | ns    |
| .,                                          |                                                                                        | I <sub>FB</sub> = 0 μA                                                                | 2.94  | 3    | 3.06  | .,    |
| V <sub>CL</sub>                             | Voltage of CL pin                                                                      | $I_{FB} = (I_{FB,CNR3} - 20 \ \mu A)^{(1)}$                                           | 0.95  | 1.00 | 1.10  | V     |
| I <sub>FB,CNR1</sub> <sup>(2)</sup>         | I <sub>FB</sub> range for FM modulation                                                | $I_{FB}$ increasing, $t_{S} = t_{S(LF)}$ ,<br>$I_{DRVpk} = I_{DRVpk(max)}$            | 145   | 165  | 195   |       |
| $I_{FB,CNR2} - I_{FB,CNR1}$                 | I <sub>FB</sub> range for AM modulation                                                | $t_S = t_{S(LF)}$ , $I_{DRVpk}$ ranges from<br>$I_{DRVpk(max)}$ to $I_{DRVpk(min)}$   | 35    | 45   | 65    |       |
| I <sub>FB,CNR3</sub> – I <sub>FB,CNR2</sub> | I <sub>FB</sub> range for Green Mode (GM) modulation                                   | I <sub>FB</sub> increasing until PWM action is disabled<br>entering a burst-off state | 45    | 70   | 90    | μA    |
| I <sub>FB, GM-HYST</sub> <sup>(2)</sup>     | I <sub>FB</sub> hysteresis during GM<br>modulation to enter burst on and<br>off states | I <sub>FB</sub> decreasing from above I <sub>FB,CNR3</sub>                            | 10    | 25   | 40    |       |
| V <sub>FB</sub>                             | Voltage of FB pin                                                                      | I <sub>FB</sub> = 10 μA                                                               | 0.34  | 0.7  | 0.84  | V     |

(1) t<sub>S</sub> sets a minimum switching period. Following the starting edge of a PWM on time, under normal conditions, the next on time is initiated following the first zero crossing at ZCD after t<sub>S</sub>. The value of t<sub>S</sub> is modulated by I<sub>FB</sub> between a minimum of t<sub>S(HF)</sub> and a maximum of t<sub>S(LF)</sub> In normal operation, t<sub>S(HF)</sub> sets the maximum operating frequency of the power supply and t<sub>S(LF)</sub> sets the minimum operating frequency of the power supply.

(2) Refer to Figure 2.

4 Submit Documentation Feedback

www.ti.com



www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise stated: VDD = 12 V, VGG = 12 V, ZCD = 1 V,  $I_{FB}$  = 10 µA, GND = 0 V, a 0.1-µF capacitor between VDD and GND, a 0.1-µF capacitor between VGG and GND,  $R_{CL}$  = 33.2 k $\Omega$ ,  $R_{MOT}$  = 380 k $\Omega$ , -40°C <  $T_A$  < +125°C,  $T_J$  =  $T_A$ 

|                                    | PARAMETER                                                      | TEST CONDITIONS                                                                                 | MIN  | TYP   | MAX  | UNITS |
|------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-------|------|-------|
| ZERO CROSSINO                      | G DETECTION                                                    | ·                                                                                               | -    |       |      |       |
| ZCD <sub>(TH)</sub>                | ZCD zero crossing threshold                                    | ZCD high to low generates switching period $(t_{S} \text{ has expired})$                        | 5    | 20    | 50   | mV    |
| ZCD <sub>(CLAMP)</sub>             | ZCD low clamp voltage                                          | $I_{ZCD} = -10 \ \mu A$                                                                         | -220 | -160  | -100 | mV    |
| ZCD <sub>(START)</sub>             | ZCD voltage threshold to enable the internal start timer       | Driver switching periods generated at start timer rate                                          | 0.1  | 0.15  | 0.2  | V     |
| t <sub>DLY(ZCD)</sub>              | Delay from zero crossing to Driver turn-on                     | 150-Ω pull-up to 12-V on DRV                                                                    |      | 150   |      | ns    |
| t <sub>WAIT(ZCD)</sub>             | Wait time for zero crossing detection                          | Driver turn-on edge generated following $\ensuremath{t_S}$ with previous zero crossing detected | 2    | 2.4   | 2.8  | μs    |
| t <sub>ST</sub>                    | Starter time-out period                                        | ZCD = 0 V                                                                                       | 150  | 240   | 300  |       |
| DRIVER                             |                                                                |                                                                                                 |      |       |      |       |
| R <sub>DS(on)(DRV)</sub>           | Driver on-resistance                                           | I <sub>DRV</sub> = 4.0 A                                                                        |      | 90    | 190  | mΩ    |
| I <sub>DRV(OFF)</sub>              | Driver off-leakage current                                     | DRV = 12 V                                                                                      |      | 1.5   | 20   | μA    |
| R <sub>DS(on)(HSDRV)</sub>         | High-side driver on-resistance                                 | $I_{DRV} = -50 \text{ mA}$                                                                      |      | 6     | 11   | Ω     |
| I <sub>DRV(DSCH)</sub>             | DRV bulk discharge current                                     | VDD open, DRV= 12 V, Fault latch set                                                            | 2    | 2.8   | 3.6  | mA    |
| OVERVOLTAGE                        | FAULT                                                          | ·                                                                                               |      |       |      |       |
| ZCD <sub>(OVP)</sub>               | Overvoltage fault threshold at ZCD                             | Fault latch set                                                                                 | 4.85 | 5     | 5.15 | V     |
| t <sub>BLANK(OVP)</sub>            | ZCD blanking and OVP sample time from the turn-off edge of DRV |                                                                                                 | 0.6  | 1     | 1.7  | μs    |
| I <sub>ZCD(bias)</sub>             | ZCD Input bias current                                         | ZCD = 5 V                                                                                       | -0.1 | -0.05 | 0.1  | μA    |
| OVERLOAD FAU                       | ILT                                                            |                                                                                                 |      |       |      |       |
| I <sub>FB(OL)</sub>                | Current to trigger overload delay timer                        |                                                                                                 | 0    | 1.5   | 3    | μA    |
| t <sub>OL</sub>                    | Delay to overload fault                                        | I <sub>FB</sub> = 0 A continuously                                                              | 200  | 250   | 325  |       |
| t <sub>RETRY</sub>                 | Retry delay in retry mode or after shutdown command            | R <sub>MOT</sub> = 76 kΩ                                                                        |      | 750   |      | ms    |
| R <sub>MOT(TH)</sub>               | Boundary R <sub>MOT</sub> between latch-off and retry modes    | See <sup>(3)</sup>                                                                              | 100  | 120   | 150  | kΩ    |
| SHUTDOWN THE                       | RESHOLD                                                        |                                                                                                 |      |       |      |       |
| MOT <sub>(SR)</sub>                | Shutdown-Retry threshold                                       | MOT high to low                                                                                 | 0.7  | 1     | 1.3  | V     |
| I <sub>MOT</sub>                   | MOT current when MOT is pulled low                             | MOT = 1 V                                                                                       | -600 | -450  | -300 | μA    |
| MAXIMUM ON TI                      | ME                                                             |                                                                                                 |      |       |      |       |
| •                                  | Latch-OFF                                                      | R <sub>MOT</sub> = 383 kΩ                                                                       | 3.43 | 3.83  | 4.23 |       |
| t <sub>MOT</sub>                   | Shutdown-retry                                                 | $R_{MOT} = 76 \ k\Omega$                                                                        | 3.4  | 3.8   | 4.2  | μs    |
| MOT                                | MOT voltage                                                    |                                                                                                 | 2.7  | 3     | 3.3  | V     |
| THERMAL SHUT                       | DOWN                                                           |                                                                                                 |      |       |      |       |
| T <sub>SD</sub> <sup>(4)</sup>     | Shutdown temperature                                           | T <sub>J</sub> , temperature rising <sup>(4)</sup>                                              |      | 165   |      |       |
| T <sub>SD_HYS</sub> <sup>(4)</sup> | Hysteresis                                                     | $T_{J}_{(4)}$ temperature falling, degrees below $T_{SD}$                                       |      | 15    |      | °C    |

(3) A latch-off or a shutdown and retry fault response to a sustained overload is selected by the range of  $R_{MOT}$ . To select the latch-off mode,  $R_{MOT}$  should be greater than 150 k $\Omega$  and  $t_{MOT}$  is given by  $R_{MOT} \times (1.0 \times 10^{-11})$ . To select the shutdown-retry mode,  $R_{MOT}$  should be less than 100 k $\Omega$  and  $t_{MOT}$  is given by  $R_{MOT} \times (5.0 \times 10^{-11})$ .

(4) Thermal shutdown occurs at temperatures higher than the normal operating range. Device performance at or near thermal shutdown temperature is not specified or assured.

TEXAS INSTRUMENTS

www.ti.com

SLUS888F – JANUARY 2009 – REVISED SEPTEMBER 2012



Figure 2. FB Electrical Condition Detail

Copyright © 2009-2012, Texas Instruments Incorporated



www.ti.com

# SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

## **DEVICE INFORMATION**

## **PIN CONFIGURATION**



### PIN DESCRIPTIONS

| NAME | PIN | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                   |
|------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CL   | 3   | I   | (Current Limit) This pin programs the peak primary inductor current that is reached each switching cycle. Program with a resistor between CL and GND.                                                                                                                                                                         |
| DRV  | 6   | о   | (DRiVe) This pin drives the source of an external high voltage power MOSFET. The DRV pin carries the full primary current of the converter. Connect a Schottky diode between DRV and VDD to provide initial bias at start up.                                                                                                 |
| FB   | 1   | I   | (FeedBack) The FB current, $I_{FB}$ , commands the operating mode of the UCC28610. The FB voltage is always 0.7 V. This pin only detects current.                                                                                                                                                                             |
| GND  | 7   | _   | (GrouND) This pin is the current return terminal for both the analog and power signals in the UCC28610. This terminal carries the full primary current of the converter. Separate the return path of the bulk capacitor from the return path of FB, ZCD, MOT, and CL.                                                         |
|      |     |     | (Maximum On Time) This pin has three functions:                                                                                                                                                                                                                                                                               |
|      |     |     | 1. MOT programs the allowed maximum on-time, t <sub>MOT</sub> , of the internal driver.                                                                                                                                                                                                                                       |
| мот  | 4   | I   | 2. MOT programs the converter's reaction to overload and power input under-voltage conditions with either a shutdown/retry response or a latch-off response.                                                                                                                                                                  |
|      |     |     | <ol> <li>MOT can be used to externally shut down the power supply by pulling MOT to GND. When the pin is released,<br/>the converter will start after a restart delay, t<sub>RETRY</sub>.</li> </ol>                                                                                                                          |
|      |     |     | Functions 1 and 2 are programmed with a resistor between MOT and GND.                                                                                                                                                                                                                                                         |
| VDD  | 8   | _   | This is the bias supply pin for the UCC28610. It can be derived from an external source or an auxiliary winding. This pin must be decoupled with a $0.1$ - $\mu$ F ceramic capacitor placed between VDD and GND, as close to the device as possible.                                                                          |
| VGG  | 5   | _   | This pin provides a DC voltage for the gate of the external high voltage MOSFET. This pin must be decoupled with a 0.1-µF ceramic capacitor placed between VGG and GND, as close to the device as possible. This pin also initiates start-up bias through a large value resistor that is connected to the input bulk voltage. |
|      |     |     | (Zero Current Detection) This pin has two functions:                                                                                                                                                                                                                                                                          |
| ZCD  | 2   | 1   | 1. ZCD senses the transformer reset based on a valid zero current detection signal.                                                                                                                                                                                                                                           |
| 200  | 2   |     | 2. ZCD programs the output Over Voltage Protection (OVP) feature using a resistive divider on the primary side bias winding of the Flyback transformer.                                                                                                                                                                       |

## UCC28610

SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

TEXAS INSTRUMENTS

www.ti.com



Unless otherwise stated: VDD = 12V, VGG = 12V, ZCD = 1 V,  $I_{FB}$  = 10 µA, GND = 0 V, a 0.1-µF capacitor between VDD and GND, a 0.1-µF capacitor between VGG and GND,  $R_{CL}$  = 33.2 k $\Omega$ ,  $R_{MOT}$  = 380 k $\Omega$ , -40°C <  $T_A$  < +125°C,  $T_J$  =  $T_A$ 



Copyright © 2009–2012, Texas Instruments Incorporated



# UCC28610

SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

www.ti.com

## TYPICAL CHARACTERISTICS (continued)

Unless otherwise stated: VDD = 12V, VGG = 12V, ZCD = 1 V, I<sub>FB</sub> = 10  $\mu$ A, GND = 0 V, a 0.1- $\mu$ F capacitor between VDD and GND, a 0.1- $\mu$ F capacitor between VGG and GND, R<sub>CL</sub> = 33.2 k $\Omega$ , R<sub>MOT</sub> = 380 k $\Omega$ , -40°C < T<sub>A</sub> < +125°C, T<sub>J</sub> = T<sub>A</sub>









20 35 50 65 80 95 110 125

vs

AMBIENT TEMPERATURE







Figure 12.

MAXIMUM ON TIME

5



STRUMENTS

EXAS

SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

vs

TRANSCONDUCTANCE (1/R<sub>CL</sub>)



www.ti.com

## **TYPICAL CHARACTERISTICS (continued)**

Unless otherwise stated: VDD = 12V, VGG = 12V, ZCD = 1 V,  $I_{FB}$  = 10 µA, GND = 0 V, a 0.1-µF capacitor between VDD and GND, a 0.1-µF capacitor between VGG and GND,  $R_{CL}$  = 33.2 k $\Omega$ ,  $R_{MOT}$  = 380 k $\Omega$ , -40°C <  $T_A$  < +125°C,  $T_J$  =  $T_A$ 





www.ti.com

## **Block Diagram**



Figure 19. Symplified Block Diagram



## **APPLICATION INFORMATION**

### **General Operation**

The flyback converter is attractive for low power AC/DC applications because it provides output isolation and wide input operating abilities using a minimum number of components. Operation of the flyback converter in Discontinuous Conduction Mode (DCM) is especially attractive because it eliminates reverse recovery losses in the output rectifier and it simplifies control.

The UCC28610 is a flyback controller for 12-W to 65-W, peak AC/DC power supply applications that require both low AC line power during no-load operation and high average efficiency. This controller limits the converter to DCM operation. It does not allow Continuous Conduction Mode (CCM) operation. Forced DCM operation results in a uniquely safe current limit characteristic that is insensitive to AC line variations. The peak current mode modulator does not need slope compensation because the converter operates in DCM.

The operation of the UCC28610 is facilitated by driving the external high voltage MOSFET through the source. This configuration is called a cascode driver. It features fast start-up and low input power under no-load conditions without having high voltage connections to the control device. The cascode driver has no effect on the general operation of the flyback converter.

The feedback pin uses current rather than voltage. This unique feature minimizes primary side power consumption during no-load operation by avoiding external resistive conversion from opto-coupler current to voltage.

Average efficiency is optimized by the UCC28610 between peak power and 22% peak power with constant peak current, variable off-time modulation. This modulation tends to make the efficiency constant between 22% and 100% peak load, eliminating the need to over-design to meet average efficiency levels that are required by EnergyStar<sup>™</sup>.



## **Transformer Selection**

To begin a power supply design, the power supply designer needs to know the peak power to be delivered by the converter, the input voltage range, the output voltage, and an estimate of the maximum allowable bulk voltage ripple. Select the maximum allowable stress voltage for the external power MOSFET. The stress voltage,  $V_{DS}$ , determines the reflected secondary voltage that resets the flyback transformer and the turn ratio between primary and secondary. A simplified diagram of the converter and its waveforms are shown in Figure 20.



Figure 20. Basic Flyback Converter and Waveforms at Peak Load and Minimum V<sub>BULK</sub> Voltage

Peak power is the maximum power level that must be regulated by the converter control system. Loads that last longer than the control loop time constant (100  $\mu$ s - 300  $\mu$ s) are directly considered "peak power". Loads lasting less than the control loop time constant can be averaged over the control loop time constant.

The minimum switching period is when the converter is operating in the Frequency Modulation (FM) mode, referred to as  $t_{S(HF)}$ . This switching period must equal the sum of the switching intervals at minimum input voltage, maximum load, as shown in Figure 20 and described in Equation 1. The switching intervals are  $t_{ON}$ , the conduction time of the MOSFET;  $t_{DM}$  the demagnetization time of the transformer and  $t_{DT}$ , the duration of the deadtime, equal to half of the resonant cycle, after the transformer is de-energized.

$$t_{\mathcal{S}(HF)} = t_{\mathcal{O}N} + t_{\mathcal{D}M} + t_{\mathcal{D}T} \tag{1}$$

Solve for the primary to secondary turn ratio,  $N_{PS}$ , using the maximum allowable  $V_{DS}$ , the maximum input line voltage, the predicted voltage spike due to leakage inductance and the desired regulated output voltage of the converter,  $V_{OUT}$ .

$$N_{PS} = \frac{V_{DS} - \sqrt{2} V_{IN(max)} - V_{leakage_spike}}{V_{OUT}}$$
(2)



www.ti.com

UCC28610

SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

Assume a deadtime, t<sub>DT</sub>, of 5% of the total minimum switching period to allow for variations in the output capacitance of the HVMOSFET and the leakage inductance value:

$$t_{DT} = 0.05 \times t_{S(HF)} \tag{3}$$

Using volt-seconds balance, set the volt-seconds on equal to the volt-seconds for demagnetizing and solve for the on-time:

$$V_{BULK(min)} \times t_{ON} = V_{OUT} \times N_{PS} \times t_{DM}$$
<sup>(4)</sup>

$$t_{DM} = t_{S(HF)} - t_{ON} - t_{DT}$$
<sup>(5)</sup>

$$t_{ON} = \frac{V_{OUT} \times N_{PS} \times (t_{S(HF)} - t_{DT})}{V_{BULK(min)} + (V_{OUT} \times N_{PS})}$$
(6)

The maximum input power,  $P_{IN}$ , to the converter, in addition to being equal to the output power divided by the overall efficiency, is always equal to:

$$P_{IN} = \frac{P_{OUT}}{efficiency} = \frac{\left(V_{BULK(min)} \times t_{ON}\right)^2}{2 \times L_M \times t_{S(HF)}}$$
(7)

Solve for the primary inductance value:

$$L_{M} = \frac{\left(V_{BULK(min)} \times t_{ON}\right)^{2}}{2 \times P_{IN} \times t_{S(HF)}}$$
(8)

This equation is an approximation of the primary inductance value that is the best choice to minimize the primary side RMS current. In the actual circuit, when the resonance and delay due to leakage inductance can be measured, the magnetizing inductance value may need to be iterated for optimized low voltage switching.

Select the CL resistor,  $R_{CL}$ , based upon the maximum power constant of the controller,  $K_P$ , The tolerance of  $L_M$  should be considered (such as 10% lower for a typical inductor) and the minimum value of  $L_M$  should be used to calculate the value of the CL resistor.

To avoid tripping the overload protection feature of the controller during the normal operating range, use the minimum value of  $K_P$  from the Electrical Characteristics Table:

$$R_{CL} = 33.2k\Omega \times \sqrt{\frac{K_{P} \times L_{M}}{P_{IN}}}$$
<sup>(9)</sup>

Once R<sub>CL</sub> is selected, the peak DRV current is calculated using Equation 10:

$$I_{DRV(PK)} = \frac{100kV}{R_{CL}}$$
(10)

For high efficiency, the bias winding turn ratio,  $N_{PB}$ , should be designed to maintain the VDD voltage above the VGG clamp, which is equal to  $VGG_{(DISABLED)}$ , when the converter is in burst mode. If VDD discharges below this value, minus the threshold voltage of the HVMOSFET, the HVMOSFET will turn on and linearly supply the VDD current from the high voltage rail instead of from the bias windings. Adding a zener diode on VDD will protect VDD from exceeding its absolute maximum rating in the event of a spike due to excess leakage inductance.



## **Cascode Bias and Start-Up**

The UCC28610 uses a cascode drive and bias to control the high voltage power MOSFET and provide initial bias at start-up. Thus, the external high voltage power MOSFET provides the start-up function in addition to the power switching function during converter operation. The cascode architecture utilizes a low voltage switch operating between ground and the source of a high voltage MOSFET (HVMOSFET) configured in a common gate configuration, as shown in Figure 21. There are some key points to note.

- 1. The gate of the external HVMOSFET is held at a DC voltage.
- 2. The HVMOSFET is driven through the source, not the gate.
- 3. The entire primary winding current passes through the internal low voltage Driver MOSFET (both DRV and GND pins).



Figure 21. Cascoded Architecture



#### www.ti.com

The UCC28610 integrates the low voltage switch in the form of a 90-m $\Omega$  FET along with all associated current sensing and drive. The HVMOSFET is forced to track the fast internal low voltage driver. The drain-gate charge in the HVMOSFET does not affect the turn-off speed because the gate is connected to a low impedance DC source. The cascode configuration results in very fast turn-off of the HVMOSFET, which keeps MOSFET switching losses low.

Cascode drive circuits are well known for high speed voltage gain. This topology can have small signal bandwidth over 100 MHz and it can exhibit high frequency ringing. High frequency ringing can cause EMI problems and become destructive in some situations. The sub-intervals during and immediately following the turn-on and turn-off transients are particularly susceptible to oscillation. For avoidance or solutions, see the application section, Solving High Frequency Ringing.

The cascode configuration permits a unique start-up sequence that is fast yet low-loss. Start-up bias uses a low level bleed current from either the AC line or the rectified and filtered AC line, or bulk voltage (via  $R_{START}$ ) as shown in Figure 22. This current charges a small VGG capacitor,  $C_{VGG}$ , raising the HVMOSFET gate. The VGG pin will typically draw approximately 6  $\mu$ A ( $I_{VGG(SREG)}$ ) during this time, allowing the bulk bias current to be small and still charge the VGG capacitor. The HVMOSFET acts as a source follower once VGG reaches the threshold voltage of the HVMOSFET. Then, the HVMOSFET will bring up the DRV voltage as VGG continues to rise. During this time the UCC28610 is in UVLO and the Enable PWM signal is low. This turns on the VDD switch connecting VDD to DRV, allowing VDD to rise with the source of the HVMOSFET and charging  $C_{VDD}$ . An external Schottky diode, D1, is required between DRV and VDD. This diode passes potentially high switching currents that could otherwise flow through the body diode of the internal VDD Switch.



Figure 22. Start-Up Currents for the Cascode Architecture

# UCC28610

TEXAS INSTRUMENTS

#### SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

www.ti.com

In order to achieve the lowest possible no-load power, select the number of turns in the bias winding so that VDD is higher than 16 V –  $V_{TH}$  of the HVMOSFET. A bias winding voltage between 17 V and 20 V usually achieves minimum loss. The bias winding often tracks the primary leakage inductance turn-off voltage spike. Place a 20-V Zener diode between VDD and GND in applications where heavy loads cause excessive VDD voltage.



Figure 23. Typical Start-Up Waveforms for a 17-V Bias Winding Voltage

Typical start-up waveforms are shown in Figure 23. As VGG rises, VDD will follow, minus the threshold voltage of the HVMOSFET. When VDD reaches approximately 10 V, the UCC28610 initiates switching. The bias supply current,  $I_{VDD}$ , rises to its operating level and it is supplied from the VDD capacitor. Start-up times can be kept under 200 ms by selecting the VGG capacitor in the range of 33 nF to 1000 nF and selecting  $R_{START}$  to have a current of 15 µA at the minimum AC line voltage. Select capacitor  $C_{VDD}$  to have enough capacitance to provide operating bias current to the controller for the time it takes the auxiliary winding to take over. No-load burst operation may impose a requirement for additional  $C_{VDD}$  capacitance.

The voltage on VGG is shunt regulated to 16 V whenever the PWM action is disabled. This is reduced to 14 V during switching to limit voltage stress on the gate of the external HVMOSFET. The external HVMOSFET should have a threshold voltage of less than 6 V in order to permit proper starting.



## **Feedback Function**

www.ti.com

Modulation and modes are controlled by applying current to the FB pin. The FB pin is usually used to feed back the output error signal to the modulator. The UCC28610 uses internal current mirrors to apply the FB current to the Feedback Processing block, and then to the Frequency Modulator and Current Modulator blocks. The voltage of the FB pin is a constant 0.7 V. AC filtering of the output of the opto-coupler must be applied at the FB pin, as shown in Figure 24. The corner frequency of the filter in Figure 24 should be at least a decade above the maximum switching frequency of the converter, as given in Equation 11. A 100-k $\Omega$  resistor, R<sub>FB</sub>, between the opto-coupler emitter and GND prevents ground noise from resetting the overload timer by biasing the FB pin with a negative current. An opto-coupler with a low Current Transfer Ratio (CTR) is required to give better no-load performance than a high CTR device due to the bias current of the secondary reference. The low CTR also offers better noise immunity than a high CTR device.



Figure 24. FB Details

$$f_{FB} = \frac{1}{2 \times \pi \times R_{FBfilter} \times C_{FBfilter}}$$

(11)



### **Modulation Modes**

Under normal operating conditions, the FB current commands the operating mode of the UCC28610, as shown in Figure 25 and Figure 26. The FB current commands the UCC28610 to operate the converter in one of three modes: Frequency Modulation (FM) mode, Amplitude Modulation (AM) mode, and Green Mode (GM).

The converter operates in FM mode with a large power load (22% to 100% the peak regulated power). The peak HVMOSFET current reaches its maximum programmed value and FB current regulates the output voltage by varying the switching frequency, which is inversely proportional to  $t_s$ . The switching frequency is modulated from 30 kHz (22% peak power) to 133 kHz (100% peak power), the on time is constant, and the  $I_{DRV}$  peak current is constant. The maximum programmable HVMOSFET current,  $I_{DRV,PK(max)}$ , is set by a resistor on the CL pin, as described in Equation 10.

The converter operates in AM mode at moderate power levels (2.5% to 22% of the peak regulated power). The FB current regulates the output voltage by modulating the amplitude of the peak HVMOSFET current from 33% to 100% of the maximum programmed value while the switching frequency is fixed at approximately 30 kHz. The UCC28610 modulates the voltage on the CL pin from 3 V to 1 V to vary the commanded peak current, as shown in Figure 25 and Figure 26.

The converter operates in GM at light load (0% to 2.5% of the peak regulated power). The FB current regulates the output voltage in the Green Mode with hysteretic bursts of pulses using FB current thresholds. The peak HVMOSFET current is 33% of the maximum programmed value. The switching frequency within a burst of pulses is approximately 30 kHz. The duration between bursts is regulated by the power supply control dynamics and the FB hysteresis. The UCC28610 reduces internal bias power between bursts in order to conserve energy during light-load and no-load conditions.



Figure 25. Modulation Control Blocks



Figure 26. Control Diagram with Operating Modes



UCC28610

#### www.ti.com

### Primary Current Sense

The UCC28610 uses a current mirror technique to sense primary current in the Current Modulator. See Figure 27 for details. All of the primary current passes into the DRV pin, through the Driver MOSFET and out of the GND pin. The Driver MOSFET current is scaled and reflected to the PWM Comparator where it is compared with the CL current. At the beginning of each switching cycle a blanking pulse, t<sub>BLANK.(Ilim)</sub>, of approximately 220 ns is applied to the internal current limiter to allow the driver to turn on without false limiting on the leading edge capacitive discharge currents normally present in the circuit.



Figure 27. CL pin and DRV Current Sense

## **Zero Crossing Detection**

The modulator requires three conditions in order to initiate the next switching cycle:

- 1. The time since the last turn-on edge must be equal to or greater than the time that is requested by the Feedback Processor as determined by the feedback current, I<sub>FB</sub>.
- The time since the last turn-on edge must be longer than the minimum period that is built into the UCC28610 (nominally 7.5 µs which equals 133 kHz).
- 3. Immediately following a high-to-low zero crossing of the ZCD voltage. Or, it has been longer than  $t_{WAIT,ZCD}$  (~2.4 µs) since the last zero crossing has been detected.

Every switching cycle is preceded by at least one zero crossing detection by the ZCD pin. The modulator allows the resonant ring to damp between pulses if the period needs to exceed the damping limit, allowing long pauses between pulses during no-load operation.

The switching frequency is not allowed to exceed 133 kHz (nominally). This sets the maximum power limit so that it will be constant for all bulk voltages that exceed the minimum line voltage value.

Figure 28 illustrates a set of switching cycle waveforms over a range of operating conditions. The UCC28610 is designed to always keep the inductor current discontinuous. This prevents current tailing during start-up or short circuit conditions and accommodates control of the maximum power delivered.



Figure 28. Switching Cycle Waveforms



#### www.ti.com

Zero crossing is detected using a resistive divider across the bias winding, as shown in Figure 29. The bias winding operates in phase with the output winding. The ZCD function detects transformer demagnetization when the ZCD voltage has a high to low crossing of the 20-mV ZCD threshold,  $ZCD_{TH}$ . The voltage at the ZCD pin is internally clamped to contain negative excursions at -160mV ( $ZCD_{CLAMP}$ ). A small delay, 50 ns to 200 ns, can be added with  $C_{ZCD}$  to align the turn-on of the primary switch with the resonant valley of the primary winding waveform.









www.ti.com

### **Green Mode Operation**

During light load operation the UCC28610 cycles between two states: GM-on and GM-off. The details are shown in Figure 30. During the GM-on state, the controller is active while the modulator issues a burst of one or more pulses. During the GM-off state the controller reduces its operating current and switching action is inhibited. The rate and duration of the on and off states are controlled by the current into the FB pin as it cycles between the two hysteretic thresholds separated by  $I_{FB, GM_HYST}$ , the load current, the output filter capacitor, and the details of the feedback circuit.

During the GM-off state the VDD supply current is reduced to approximately 550  $\mu$ A,  $I_{VDD(GM)}$ . The Enable PWM signal goes low which inhibits switching, sets the VGG shunt regulation to ~16 V, VGG<sub>(DISABLED)</sub>, and turns on the VDD switch. The VGG node quickly charges to 16V and the low VDD current is supplied from the VDD capacitor.

During the GM-on state the UCC28610 controls the peak primary current to 33% of  $I_{DRV,PK(max)}$ , at a 30-kHz rate. When switching, the VGG shunt regulator pulls the VGG voltage down to ~14 V. VDD is charged by the auxiliary winding during this time as long as VDD does not discharge below 14 V. The converter's output voltage is charged until the feedback network forces the FB current to the GM off threshold,  $I_{FB,CNR3}$ , and puts the controller back into the GM off state.

At very light loads the time between PWM bursts can be long. To obtain the lowest no-load power, it is important that VDD not discharge below 16 V by more than the threshold voltage of the HVMOSFET or the HVMOSFET will turn-on and linearly supply the VDD current from the high-voltage bulk rail. The VDD voltage can be extended by increasing the  $C_{VDD}$  capacitance without significant impact on start-up time.



Figure 30. Green Mode Operation



#### www.ti.com

SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

#### Maximum Converter Power Limitation

The suggested peak power range of the UCC28610 is 12 W to 65 W based on a universal AC line converter (90-VAC to 265-VAC input line voltage), using an external high voltage MOSFET with a voltage rating of 600 V. This power range may depend on application and external MOSFET stress voltage. Ultimately, the peak primary current is the limiting factor because this current must pass through the UCC28610. The limit on the peak primary current imposes a limit on the peak primary power. The peak power must be less than 65 W, not the average power. The peak power is defined as the highest power level where the controller must maintain regulation.

At all power levels, program the UCC28610 to control the power limit with the primary inductance, peak current and maximum switching frequency (133 kHz). The maximum peak input power level is given by Equation 14. The accuracy of the power limit is twice as sensitive to IDRV(PK) errors than LM errors and fS(max) errors. If the load demands more power than the programmed level, the power supply output voltage sags and the overload timer is initiated.

$$P_{IN(max)} = \frac{L_m \times I_{DRV(pk)}^2 \times f_{S(max)}}{2}$$
(14)

#### **Minimum Converter Power Limitation**

The dynamics of the DRV current sense imposes the 12-W minimum power level limit for this controller. The power level limits are found from DRV current estimates for typical universal AC adapters that use a 600-V MOSFET. The power range and its associated peak current range are given in Equation 15.

$$P_{IN} \ge 12W$$

$$I_{DRV,PK(min)} \ge 1A$$
(15)

The minimum power level is due to a loss of linearity of the current mirror, as shown in Figure 31. A programmed  $I_{DRV,PK}$  level between 0.66 A and 1 A (by using 100 k $\Omega \le R_{CL} \le 150$  k $\Omega$ ) allows only a 2.1 amplitude modulation range of the peak DRV current. The amplitude of IDRV modulates linearly if IDRV.PK is programmed within its recommended operating range (1.0 A <  $I_{DRV,PK}$  < 4.1 Å, corresponding to 100 k $\Omega$  >  $R_{CL}$  > 24.3 k $\Omega$  respectively.



Figure 31. Dynamic Operating Range



## **Fault Recovery**

The UCC28610 reacts with the programmed overload response if the overload lasts longer than  $t_{OL}$  (nominally 250 ms). The overload fault responses are either (1) latch-off or (2) shutdown/retry after a retry delay of 750 ms. The overload response is programmed with the MOT pin. The forced DCM feature prevents transformer saturation and limits the average and RMS output currents of the secondary winding of the transformer. Even under short circuit load conditions, the output current of the transformer is limited to the levels that are shown in Equation 16, where N<sub>PS</sub> is the primary-to-secondary turns ratio. Typical behavior for a shorted load is shown in Figure 32.

$$I_{SECONDARY,AVG(SHORTEDLOAD)} = \frac{N_{PS} \times I_{DRV(PEAK)}}{2}$$
$$I_{SECONDARY,RMS(SHORTEDLOAD)} = \frac{N_{PS} \times I_{DRV(PEAK)}}{\sqrt{3}}$$
(16)

In shutdown/retry mode switching will be re-enabled after the 750-ms retry delay. In latch-off mode, a 7.5-k $\Omega$  load is activated at the DRV pin upon the activation by a fault condition. The internal 7.5-k $\Omega$  load draws current from the bulk capacitor through the HVMOSFET and the transformer primary winding. The bias voltage, VDD, is also regulated by the HVMOSFET during the latch-off state. Once the AC line is removed, a 2.8-mA current, I<sub>DRV,DSCH</sub>, will discharge the bulk capacitor. Ultimately, VDD will discharge when the bulk voltage becomes sufficiently low. A normal start-up cycle can occur if the input voltage is applied after VDD falls below the fault reset level, VDD<sub>(FAULT RESET</sub>), which is approximately equal to 6 V.



Figure 32. Overload Behavior with a Shorted Output



#### www.ti.com

#### Maximum On-Time and Brown Out

The forced DCM feature provides protection against excessive primary currents in the event that the input voltage becomes very low. The highest possible secondary currents can be described by Equation 16. The UCC28610 adds further protection by allowing the user to program the maximum on-time.

The Maximum On-Time (MOT) function causes the converter to react as if there is an overload condition if the load is sufficiently large during a line sag condition. During low line conditions the MOT function limits the on-time of the primary switch which limits the peak current in the primary power stage. Figure 33 shows how the MOT period, t<sub>MOT</sub>, is programmed over the range of 1.5 µs to 5 µs for either range of programming resistors. The resistor range determines the controller's response to a sustained overload fault - to either Latch-off or to Shutdown/Retry, which is the same response for a line-sag, or brown out, condition.

### **External Shutdown Using the MOT Pin**

Many applications require the ability to shutdown the power supply with external means. This feature is easily implemented by connecting the collector and emitter of an NPN transistor between MOT and GND, respectively. The NPN transistor can be the photo-transistor of an opto-isolator for isolated applications.



#### Figure 33. Programming MOT and Overload Fault Response

For latch-off response to over-current or brownout:

.....

$$R_{MOT} = t_{MOT} \times \left(1 \times 10^{11} \frac{\Omega}{s}\right)$$
(17)

where:

For shut-down/retry response to over-current or brownout:

$$R_{MOT} = t_{MOT} \times \left(2 \times 10^{10} \frac{\Omega}{s}\right)$$
(19)

where:

 $25 \ k\Omega \leq R_{MOT} \leq 100 \ k\Omega$  $1.5 \ \mu s \leq t_{MOT} \leq 5 \ \mu s$ 

(20)



### **Over Voltage Detection**

The UCC28610 controller monitors the output voltage by sampling the voltage at the auxiliary winding. The sampling time has a fixed delay of 1  $\mu$ s, t<sub>BLANK,OVP</sub>, after the internal driver turns off. This allows the auxiliary winding to be sampled after the bias winding voltage settles from the transient. This same delay is used to blank the ZCD input to avoid unintended zero crossing detection should the ringing be large enough to cross the ZCD zero crossing threshold.

The output over-voltage (OV) threshold is set using the turn ratio of the auxiliary winding to the output secondary and a resistive divider into the ZCD input pin. The UCC28610 will always enter a latched-off state if it detects an OV condition. The VDD supply must cycle below the fault reset threshold to re-start in order to recover. The functionality of the over-voltage detection function is shown in Figure 34.



Figure 34. Output Over-Voltage Protection with ZCD Pin

## Solving for High Frequency Ringing

Cascode drive circuits are well known for high speed voltage gain. This topology can have small signal bandwidth well over 100 MHz and it can exhibit high frequency ringing. The internal HS Drive MOSFET shorts the gate to source of the external HVMOSFET during the turn-off interval of the switch cycle. This prevents the HVMOSFET from undesirably exciting the LC resonant circuit in the converter (the magnetizing inductance of the transformer and the stray drain capacitance). High frequency ringing can appear within the built-in dead-time between the turn-off of DRV and the turn-on of the HS Drive. A large amount of energy is transferred through the power components during this dead-time. Excessive high frequency ringing can cause EMI problems and become destructive in some situations.

## Identification of High Frequency Ringing

The high frequency ringing is the result of stray capacitances ringing with the stray inductance between the source of the HVMOSFET and the DRV pin. Low threshold voltage of the high voltage MOSFET and large peak DRV current can make the ringing worse. In destructive ringing situations, the converter may easily power up and attain regulation the first time, never to start-up again.

The ringing can be observed in either or both of the following conditions:

- The very first HVMOSFET turn-off event during a cold start of the converter (VGG > VDD).
- HVMOSFET turn-off edge under steady state, where the converter switches the HVMOSFET at the programmed I<sub>DRV,PK</sub> level (VDD > VGG).



UCC28610

#### www.ti.com

#### **Avoid HF Ringing**

High frequency ringing problems with cascode MOSFET drives can often be avoided. Many converters will not have this problem because they use an HVMOSFET with a large  $V_{th}$ , large  $R_{DS(on)}$ , low transconductance gain, or operate at low current. Ringing problems can also be avoided by minimizing stray inductance. The trace between the HVMOSFET source and the DRV pin must be kept very short, less than 1 cm. Do not add current probleops to the source lead of the HVMOSFET. Do not place ferrite beads on the source lead of the HVMOSFET.

If ringing cannot be avoided, the most efficient and effective methods to solve ringing during switching transients are:

- 1. A ferrite chip or bead connected to the gate of the HVMOSFET,
- 2. A small capacitor connected from DRV to GND and
- 3. A gate turn-off resistor. These three techniques can be used separately or combined, as shown in Figure 35.



Figure 35. High Frequency Ringing Solutions, (a) ferrite chip, (b) CDRV and (c) RG-OFF



www.ti.com

#### Ferrite Chip or Bead Solution

The ferrite chip or bead connected to the gate of the HVMOSFET provides the best result because it suppresses ringing in the gate, source, and drain circuits of the HVMOSFET with minimal added losses. Select the ferrite chip for its resistance value in the ringing frequency range (for example, 60  $\Omega$  at 100 MHz). The peak current rating of the ferrite chip or bead must be sufficient for the drain – gate discharge current that occurs during the turn-off transient. Excessively large bead reactance can result in low frequency surges of VGG at peak load. Normally, good results can be achieved with a 0603 ferrite chip device.

### **DRV Capacitor Solution**

A capacitor between DRV and GND can reduce ringing on VGG. Select the DRV capacitor experimentally by observing the effect on the VGG pin during the first turn-off edge and during the turn-off edge at full load operation. The capacitor should be less than 3.3 nF so that it does not significantly reduce efficiency. Use a capacitor with a low Q, such as one with Y5V dielectric. This technique will not completely damp the ringing yet it can provide sufficient protection against stray inductance between the source of the HVMOSFET and the DRV pin.

### Gate Turn-Off Resistor Solution

A gate turn-off resistor in the range 0  $\Omega$  < R<sub>G-OFF</sub> < 5  $\Omega$  can damp ringing. The turn-off resistance is limited in order to prevent the stray source inductance of the HVMOSFET from over charging VGG through the body diode of the HS Drive MOSFET, in addition to any peak current error problems that would be caused by additional delay. The damping effect of the gate resistor works better in applications with low current and small source inductance.

A much larger resistance can be tolerated during the HVMOSFET turn-on transition due to DCM operation. The recommended turn-on resistance range is 0  $\Omega$  <R<sub>G-ON</sub> < 200  $\Omega$  in order to prevent the turn-on delay from interfering with valley switching.

### Thermal Shutdown

The UCC28610 protects itself from overheating with an internal thermal shutdown circuit. If the junction temperature exceeds the thermal shutdown point,  $T_{SD}$ , the UCC28610 initiates a shutdown event and permits retry after the retry time,  $t_{RETRY}$ . Shutdown/Retry cycles continue if the junction temperature is not less than  $T_{SD}$  minus  $T_{SD_{-HYST}}$ .



UCC28610

#### www.ti.com

### **Typical Schematic and Layout**

It is possible to design a power supply on a single layer board using the UCC28610. Figure 36 and Figure 37 show an example of a typical layout and design, respectively. Proper use of ground planes can solve EMI and thermal problems. For best results, create a quiet ground plane for the components associated with pins 1 through 4. This offers shielding for the control signals. Also, do not extend the ground plane under heat sinks, thermistors or snubbers so that these components do not heat the UCC28610.



Figure 36. Typical Layout of the Device on a Single Layer PCB

#### NOTE

The reference designators correspond to the components shown in the schematic of Figure 37.



www.ti.com



Figure 37. Typical Design Schematic



#### www.ti.com

## **Terminal Components**

For reference designators refer to Figure 1.

| Table 1. | Terminal | Components                              |  |
|----------|----------|-----------------------------------------|--|
|          |          | ••••••••••••••••••••••••••••••••••••••• |  |

| NAME | TERMINAL | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CL   | 3        | $\begin{split} R_{CL} &= 33.2 k\Omega \times \sqrt{\frac{K_P \times L_M}{P_{IN}}} \\ I_{DRV(PK)} &= \frac{100 \ kV}{R_{CL}} \\ \end{split}$ Where $K_P = 0.54 W/ \ \mu H$<br>$L_M$ is the minimum value of the primary inductance<br>$P_{IN} = P_{OUT}/\eta$<br>$\eta = efficiency$                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DRV  | 6        | Q <sub>1</sub> , power MOSFET with adequate voltage and current ratings, V <sub>VGS</sub> must have at least 20-V static rating.<br>D <sub>1</sub> , Schottky diode, rated for at least 30 V, placed between DRV and VDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FB   | 1        | $R_{FB} = 100 \text{ k}\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| GND  | 7        | Bypass capacitor to VDD, $C_{BP} = 0.1 - \mu F$ , ceramic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| мот  | 4        | For latch-off response to overcurrent faults:<br>$t_{MOT}$ = user programmable maximum on-time after 250-ms delay.<br>$R_{MOT} = t_{MOT} \times \left(1 \times 10^{11} \frac{\Omega}{s}\right)$<br>where<br>• 150 k $\Omega \le R_{MOT} \le 500 \text{ k}\Omega$<br>For shutdown-retry response to overcurrent faults:<br>$R_{MOT} = t_{MOT} \times \left(2 \times 10^{10} \frac{\Omega}{s}\right)$<br>• 25 k $\Omega \le R_{MOT} \le 100 \text{ k}\Omega$ and $t_{MOT} \le 5 \text{ µs}$                                                                                                                                                                                                                                                      |
| VDD  | 8        | $\begin{split} C_{VDD} &= \frac{I_{VDD(GM)} \times t_{BURST}}{\Delta VDD_{(BURST)}} \\ \text{where:} \\ &\Delta VDD_{(BURST)} \text{ is the allowed VDD ripple during burst operation} \\ &t_{BURST} \text{ is the estimated burst period,} \\ &The typical C_{VDD} value is approximately 47  \mu\text{F} \\ &D_{BIAS} \text{ must have a voltage rating greater than:} \\ &V_{DBIAS} \geq V_{OUT} \frac{N_{PS}}{N_{PB}} + \frac{V_{BULK(max)}}{N_{PB}} \\ &\text{where:} \\ &V_{DBIAS} \text{ is the reverse voltage rating of diode } D_2 \\ &V_{BULK(max)} \text{ is the maximum rectified voltage of } C_{BULK} \text{ at the highest line voltage} \\ &\text{minimize the length of the } C_{VGG} \text{ connection to GND} \end{split}$ |
| VGG  | 5        | $C_{VGG}$ = at least 10x $C_{GS}$ of HVMOSFET, usually $C_{VGG}$ = 0.1 µF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

# UCC28610

SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

| NAME        | TERMINAL                  | DESCRIPTION                                                                                                          |
|-------------|---------------------------|----------------------------------------------------------------------------------------------------------------------|
|             |                           | $R_{ZCD1} = \frac{V_{OUT} + V_F}{100 \ \mu A} \times \frac{N_{PS}}{N_{PB}}$                                          |
| ZCD         | 2                         | $R_{ZCD2} = \frac{ZCD_{(ovp)} \times R_{ZCD1}}{\left(V_{OUT(pk)} \times \frac{N_{PS}}{N_{PB}}\right) - ZCD_{(ovp)}}$ |
| 200         | 2                         | where:                                                                                                               |
|             |                           | ZCD <sub>(ovp)</sub> is the overvoltage fault threshold at ZCD                                                       |
|             |                           | N <sub>PS</sub> is the primary to secondary turns ratio                                                              |
|             |                           | N <sub>PB</sub> is the primary to bias turns ratio                                                                   |
|             |                           | V <sub>OUT</sub> is the average output voltage of the secondary                                                      |
|             |                           | V <sub>F</sub> is the forward bias voltage of the secondary rectifier                                                |
|             |                           | V <sub>OUT,PEAK</sub> is the desired output overvoltage fault level                                                  |
| Note 1. Ref | er to the Electrica       | al Characteristics table for all constants and measured values, unless otherwise noted.                              |
| Note 2. Ref | er to <i>Figure 1</i> for | all component locations in the Table 1.                                                                              |

## **Revision History**

| Changes from Revision C (January, 2009) to Revision D | Page |
|-------------------------------------------------------|------|
| Deleted Equation 2                                    |      |
| Changes from Revision D (January 2011) to Revision E  | Page |
| Changed Symplified Block Diagram                      |      |

# Table 1. Terminal Components (continued)

#### TEXAS INSTRUMENTS

www.ti.com

# UCC28610

TEXAS INSTRUMENTS

#### www.ti.com

SLUS888F-JANUARY 2009-REVISED SEPTEMBER 2012

| Cł | hanges from Revision E (July, 2011) to Revision F Page                                                   |    |  |  |  |  |
|----|----------------------------------------------------------------------------------------------------------|----|--|--|--|--|
| •  | Changed updated typical application drawing on first page.                                               | 1  |  |  |  |  |
| •  | Changed Recommended Operating Conditions Application drawing.                                            | 2  |  |  |  |  |
| •  | Changed ESD Rating, Human Body Model from 2.0 kV to 1.5 kV.                                              | 3  |  |  |  |  |
| •  | Added Thermal Information Section.                                                                       | 3  |  |  |  |  |
| •  | Changed ELECTRICAL CHARACTERISTICS FB = 0 V to IFB = 10 µA.                                              | 4  |  |  |  |  |
| •  | Changed Voltage of CL pin max value from 1.05 V to 1.10 V.                                               | 4  |  |  |  |  |
| •  | Changed I <sub>FB</sub> range for Green Mode (GM) modulation min value from 50 µA to 45 µA.              | 4  |  |  |  |  |
| •  | Changed ZCD low clamp voltage min value from -200 mV to -220 mV.                                         | 5  |  |  |  |  |
| •  | Changed ELECTRICAL CHARACTERISTICS FB = 0 V to IFB = 10 µA.                                              | 5  |  |  |  |  |
| •  | Changed Figure 2.                                                                                        | 6  |  |  |  |  |
| •  | Changed Symplified Block Diagram                                                                         |    |  |  |  |  |
| •  | Changed Basic Flyback Converter and Waveforms at Peak Load and Minimum V <sub>BULK</sub> Voltage drawing |    |  |  |  |  |
| •  | Changed Start-Up Currents for the Cascode Architecture drawing.                                          | 17 |  |  |  |  |
| •  | Changed Feedback Function text.                                                                          | 19 |  |  |  |  |
| •  | Changed FB Details drawing.                                                                              | 19 |  |  |  |  |
| •  | Changed Modulation Control Blocks drawing.                                                               | 20 |  |  |  |  |
| •  | Changed Control Diagram with Operating Modes drawing.                                                    |    |  |  |  |  |
| •  | Changed Figure 34.                                                                                       |    |  |  |  |  |
| •  | Changed High Frequency Ringing Solutions, (a) ferrite chip, (b) CDRV and (c) RG-OFF drawing.             | 29 |  |  |  |  |

# PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

### REEL DIMENSIONS

Texas Instruments





#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC28610DR | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Aug-2012



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC28610DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products                     |                          | Applications                  |                                   |  |  |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com          |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated