

www.ti.com SLUSB15 – SEPTEMBER 2012

# Overvoltage Protection for 2-Series to 4-Series Cell Li-Ion Batteries with External Delay Capacitor

Check for Samples: bq294700, bq294701, bq294702, bq294703, bq294704, bq294705

#### **FEATURES**

- 2-, 3-, and 4-Series Cell Overvoltage Protection
- External Capacitor-Programmed Delay Timer
- Factory Programmed OVP Threshold (Threshold Range 3.85 V to 4.6 V)
- Output Options: Active High or Open Drain Active Low
- High-Accuracy Overvoltage Protection: ±10 mV
- Low Power Consumption I<sub>CC</sub> ≈ 1 μA (V<sub>CELL(ALL)</sub> < V<sub>PROTECT</sub>)
- Low Leakage Current Per Cell Input < 100 nA
- Small Package Footprint
  - 8-Pin SON (2 mm x 2 mm)

#### **APPLICATIONS**

- Notebook
- UPS Battery Backup

#### DESCRIPTION

The bq2947xy family of products is an overvoltage monitor and protector for Li-Ion battery pack systems. Each cell is monitored independently for an overvoltage condition.

In the bq2947xy device, an external delay timer is initiated upon detection of an overvoltage condition on any cell. Upon expiration of the delay timer, the output is triggered into its active state (either high or low, depending on the configuration). The external delay timer feature also includes the ability to detect an open or shorted delay capacitor on the CD pin, which will similarly trigger the output driver in an overvoltage condition.

For quicker production-line testing, the bq2947xy device provides a Customer Test Mode with reduced delay time.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | Part Number             | Package | Package<br>Designator | OVP (V)     | OV Hysteresis<br>(V) | Output Drive                                    | Tape and Reel<br>(Large) |
|----------------|-------------------------|---------|-----------------------|-------------|----------------------|-------------------------------------------------|--------------------------|
|                | bq294700                |         |                       | 4.350       | 0.300                | CMOS Active High                                | bq294700DSGR             |
|                | bq294701                |         |                       | 4.250       | 0.300                | CMOS Active High                                | bq294701DSGR             |
|                | bq294702                |         |                       | 4.300       | 0.300                | CMOS Active High                                | bq294702DSGR             |
| −40°C to       | bq294703                | 8-pin   |                       | 4.325       | 0.300                | CMOS Active High                                | bq294703DSGR             |
| 110°C          | bq294704                | SON     | DSG                   | 4.400       | 0.300                | CMOS Active High                                | bq294704DSGR             |
|                | bq294705                |         |                       | 4.450       | 0.300                | CMOS Active High                                | bq294705DSGR             |
|                | bq2947xy <sup>(1)</sup> |         |                       | 3.850-4.600 | 0-0.300              | CMOS Active High<br>or Open Drain<br>Active Low | bq2947xyTBD              |

<sup>(1)</sup> Future option, contact TI.

#### THERMAL INFORMATION

|                         |                                              | bq2947xy |       |
|-------------------------|----------------------------------------------|----------|-------|
|                         | THERMAL METRIC <sup>(1)</sup>                | SON      | UNITS |
|                         |                                              | 8 PINS   |       |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 62       |       |
| $\theta_{JC(top)}$      | Junction-to-case(top) thermal resistance     | 72       |       |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 32.5     | 90044 |
| Ψлт                     | Junction-to-top characterization parameter   | 1.6      | °C/W  |
| ΨЈВ                     | Junction-to-board characterization parameter | 33       |       |
| θ <sub>JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance  | 10       |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

STRUMENTS



#### PIN FUNCTIONS

| bq2947xy | Pin Name | Type I/O | Description                                                                               |
|----------|----------|----------|-------------------------------------------------------------------------------------------|
| 1        | VDD      | Р        | Power supply input                                                                        |
| 2        | V4       | IA       | Sense input for positive voltage of the fourth cell from the bottom of the stack          |
| 3        | V3       | IA       | Sense input for positive voltage of the third cell from the bottom of the stack           |
| 4        | V2       | IA       | Sense input for positive voltage of the second cell from the bottom of the stack          |
| 5        | V1       | IA       | Sense input for positive voltage of the lowest cell in the stack                          |
| 6        | VSS      | Р        | Electrically connected to IC ground and negative terminal of the lowest cell in the stack |
| 7        | CD       | OA       | External capacitor connection for delay timer                                             |
| 8        | OUT      | OA       | Analog Output drive for overvoltage fault signal. Active High or Open Drain Active Low    |
| 9        | PWPD     | Р        | TI recommends connecting the exposed pad to VSS on PCB.                                   |

#### **PIN DETAILS**

In the bq2947xy device, each cell is monitored independently. Overvoltage is detected by comparing the actual cell voltage to a protection voltage reference,  $V_{OV}$ . If any cell voltage exceeds the programmed OV value, a timer circuit is activated. This timer circuit charges the CD pin to a nominal value, then slowly discharges it with a fixed current back down to VSS. When the CD pin falls below a nominal threshold near VSS, the OUT terminal goes from inactive to active state. Additionally, a timeout detection circuit checks to ensure that the CD pin successfully begins charging to above VSS and subsequently drops back down to VSS, and if a timeout error is detected in either direction, it will similarly trigger the OUT pin to become active. See Figure 2 for details on CD and OUT pin behavior during an overvoltage event.

For an NCH Open Drain Active Low configuration, the OUT pin pulls down to VSS when active (OV present) and is high impedance when inactive (no OV).



Figure 1. Timing for Overvoltage Sensing

Figure 2 shows the behavior of CD pin during an OV sequence.



Figure 2. CD Pin Mechanism

#### **NOTE**

In the case of an Open Drain Active Low version, the  $V_{OUT}$  signal will be high and transition to low state when the voltage on the  $V_{CD}$  capacitor discharges to the set level based on the  $t_{CD}$  timer.

#### Input Sense Voltage, Vx

These inputs sense each battery cell voltage. A series resistor and a capacitor across the cell for each input is required for noise filtering and stable voltage monitoring.

#### **Output Drive, OUT**

This terminal serves as the fault signal output, and may be ordered in either Active High or Open Drain Active Low options.

#### **Supply Input, VDD**

This terminal is the unregulated input power source for the IC. A series resistor is connected to limit the current, and a capacitor is connected to ground for noise filtering.

#### **External Delay Capacitor, CD**

This terminal is connected to an external capacitor that sets the delay timer during an overvoltage fault event.

The CD pin includes a timeout detection circuit to ensure that the output drives active even with a shorted or open capacitor during an overvoltage event.

The capacitor connected on the CD pin rapidly charges to a voltage if any one of the cell inputs exceeds the OV threshold. Then the delay circuit gradually discharges the capacitor on the CD pin. Once this capacitor discharges below a set voltage, the OUT transitions from an inactive to active state.

www.ti.com SLUSB15 – SEPTEMBER 2012

To calculate the delay, use the following equation:

$$t_{CD}$$
 (sec) = K \*  $C_{CD}$  ( $\mu$ F), where K = 10 to 20 range. (1)

Example: If  $C_{CD}$ = 0.1  $\mu F$  (typical), then the delay timer range is

 $t_{CD}$  (sec) = 10 \* 0.1 = 1 s (Minimum)

INSTRUMENTS

 $t_{CD}$  (sec) = 20 \* 0.1 = 2 s (Maximum)

#### **NOTE**

The tolerance on the capacitor used for C<sub>CD</sub> increases the range of the t<sub>CD</sub> timer.

#### **FUNCTIONAL BLOCK DIAGRAM**

Figure 3 shows a CMOS Active High configuration.



Figure 3. Block Diagram

#### NOTE

In the case of an Open Drain Active Low configuration, an external pull-up resistor is required on the OUT terminal.



#### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted)(1)

| PARAMETER                                               | CONDITION                              | VALUE/UNIT                      |
|---------------------------------------------------------|----------------------------------------|---------------------------------|
| Supply voltage range                                    | VDD-VSS                                | -0.3 to 30 V                    |
| Input voltage range                                     | V4-V3, V3-V2, V2-V1, V1-VSS, or CD-VSS | -0.3 to 30 V                    |
| Output voltage range                                    | OUT-VSS                                | -0.3 to 30 V                    |
| Continuous total power dissipation, P <sub>TOT</sub>    |                                        | See package dissipation rating. |
| Storage temperature range, T <sub>STG</sub>             |                                        | −65 to 150°C                    |
| Lead temperature (soldering, 10 s), T <sub>SOLDER</sub> |                                        | 300°C                           |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

Over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                              | MIN | NOM | MAX | UNIT |
|---------------------|----------------------------------------|-----|-----|-----|------|
| Supply voltage, V   | (DD <sup>(1)</sup>                     | 3   |     | 20  | V    |
| Input voltage range | V4–V3, V3–V2, V2–V1, V1–VSS, or CD–VSS | 0   |     | 5   | V    |
| Operating ambier    | nt temperature range, T <sub>A</sub>   | -40 |     | 110 | °C   |

<sup>(1)</sup> See APPLICATION SCHEMATIC.

#### **DC CHARACTERISTICS**

Typical values stated where  $T_A = 25$ °C and VDD = 14.4 V, MIN/MAX values stated where  $T_A = -40$ °C to 110°C and  $V_{DD} = 3$  V to 20 V (unless otherwise noted).

| SYMBOL               | PARAMETER                                   | CONDITION                                                                                                   | MIN                      | TYP   | MAX | UNIT |  |
|----------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------|-------|-----|------|--|
| Voltage Prote        | ection Thresholds                           |                                                                                                             |                          |       |     | -    |  |
|                      |                                             | bq294700, $R_{IN} = 1 \text{ k}\Omega$ 4.350                                                                |                          |       |     | V    |  |
|                      | V <sub>(PROTECT)</sub> Overvoltage          | bq294701, R <sub>IN</sub> = 1 kΩ                                                                            |                          | 4.250 |     | V    |  |
| W                    |                                             | bq294702, $R_{IN}$ = 1 kΩ                                                                                   |                          | 4.300 |     | V    |  |
| $V_{OV}$             | Detection                                   | bq294703, $R_{IN}$ = 1 kΩ                                                                                   |                          | 4.325 |     | V    |  |
|                      |                                             | bq294704, $R_{IN}$ = 1 kΩ                                                                                   | 4.400                    |       |     |      |  |
|                      |                                             | bq294705, $R_{IN}$ = 1 kΩ                                                                                   |                          | 4.450 |     | V    |  |
| $V_{HYS}$            | OV Detection Hysteresis                     | bq2947xy <sup>(1)</sup>                                                                                     | 250                      | 300   | 400 | mV   |  |
| $V_{OA}$             | OV Detection Accuracy                       | T <sub>A</sub> = 25°C                                                                                       | -10                      |       | 10  | mV   |  |
|                      |                                             | T <sub>A</sub> = -40°C                                                                                      | $T_A = -40^{\circ}C$ -40 |       | 40  | mV   |  |
| V                    | OV Detection Accuracy<br>Across Temperature | $T_A = 0$ °C $-20$                                                                                          |                          | 20    | mV  |      |  |
| V <sub>OADRIFT</sub> |                                             | T <sub>A</sub> = 60°C                                                                                       | -24                      |       | 24  | mV   |  |
|                      |                                             | T <sub>A</sub> = 110°C                                                                                      | -54                      |       | 54  | mV   |  |
| Supply and L         | eakage Current                              |                                                                                                             |                          |       |     | •    |  |
| $I_{DD}$             | Supply Current                              | (V4-V3) = (V3-V2) = (V2-V1) = (V1-VSS) = 4.0 V<br>at T <sub>A</sub> = 25°C (See Figure 14.)                 |                          | 1     | 2   | μA   |  |
| I <sub>IN</sub>      | Input Current at Vx Pins                    | (V4-V3) = (V3-V2) = (V2-V1) = (V1-VSS) = 4.0 V<br>at T <sub>A</sub> = 25°C (See Figure 14.)                 | -0.1                     |       | 0.1 | μA   |  |
| I <sub>CELL</sub>    | Input Current (ALL Vx and VDD Input Pins)   | Current Consumption at Power down, (V4–V3) = (V3–V2) = (V2–V1) = (V1–VSS) = 2.30 V at T <sub>A</sub> = 25°C |                          | 1.1   |     | μА   |  |
| Output Drive         | UT, CMOS Active High Ve                     |                                                                                                             |                          |       |     | 1    |  |



# **DC CHARACTERISTICS (continued)**

**INSTRUMENTS** 

Typical values stated where  $T_A = 25$ °C and VDD = 14.4 V, MIN/MAX values stated where  $T_A = -40$ °C to 110°C and  $V_{DD} = 3$  V to 20 V (unless otherwise noted).

| SYMBOL              | PARAMETER                            | CONDITION                                                                                                                                                                                                                                                            | MIN | TYP          | MAX | UNIT |
|---------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-----|------|
|                     |                                      | $(V4-V3)$ , $(V3-V2)$ , $(V2-V1)$ , or $(V1-VSS) > V_{OV}$ , $VDD = 14.4 \text{ V}$ , $I_{OH} = 100 \ \mu\text{A}$                                                                                                                                                   | 6   |              |     | V    |
| V <sub>OUT</sub>    | Output Drive Voltage,<br>Active High | If three of four cells are short circuited, only one cell remains powered and > $V_{OV}$ , VDD = $Vx$ (cell voltage), $I_{OH}$ = 100 $\mu A$                                                                                                                         |     | VDD –<br>0.3 |     |      |
|                     |                                      | (V4–V3), (V3–V2), (V2–V1), and (V1–VSS) < $V_{OV}, \\ VDD$ = 14.4 V, $I_{OL}$ = 100 $\mu A$ measured into OUT pin.                                                                                                                                                   |     | 250          | 400 | mV   |
| I <sub>OUTH</sub>   | OUT Source Current (during OV)       | $ \begin{array}{l} \text{(V4-V3), (V3-V2), (V2-V1), or (V1-VSS)} > \text{V}_{\text{OV}}, \\ \text{VDD} = 14.4 \text{ V}, \\ \text{OUT} = 0 \text{ V, measured out of OUT pin.} \end{array} $                                                                         |     |              | 4.5 | mA   |
| I <sub>OUTL</sub>   | OUT Sink Current (no<br>OV)          | $\begin{array}{l} \text{(V4-V3), (V3-V2), (V2-V1), and (V1-VSS)} < \text{V}_{OV}, \\ \text{VDD} = 14.4 \text{ V}, \\ \text{OUT} = \text{VDD, measured into OUT pin .Pull resistor} \\ \text{R}_{PU} = 5 \text{ k}\Omega \text{ to VDD} = 14.4 \text{ V} \end{array}$ | 0.5 |              | 14  | mA   |
| Output Drive        | OUT, CMOS Open Drain A               | ctive Low Versions Only                                                                                                                                                                                                                                              |     |              |     | •    |
| V <sub>OUT</sub>    | Output Drive Voltage,<br>Active High | (V4–V3), (V3–V2), (V2–V1), and (V1–VSS) < $V_{OV},$ VDD = 14.4 V, $I_{OL}$ = 100 $\mu A$ measured into OUT pin.                                                                                                                                                      |     | 250          | 400 | mV   |
| I <sub>OUTL</sub>   | OUT Sink Current (no<br>OV)          | $\begin{array}{l} \text{(V4-V3), (V3-V2), (V2-V1), and (V1-VSS)} < \text{V}_{OV}, \\ \text{VDD} = 14.4 \text{ V}, \\ \text{OUT} = \text{VDD, measured into OUT pin. Pull resistor} \\ \text{R}_{PU} = 5 \text{ k}\Omega \text{ to VDD} = 14.4 \text{ V} \end{array}$ | 0.5 |              | 14  | mA   |
| I <sub>OUTLK</sub>  | OUT pin leakage                      | $ \begin{array}{l} (V4-V3),(V3-V2),(V2-V1),\text{and}(V1-VSS) < V_{OV},\\ VDD = 14.4V,\\ OUT = VDD,\text{measured into OUT pin.} \end{array} $                                                                                                                       |     |              | 100 | nA   |
| Delay Timer         |                                      |                                                                                                                                                                                                                                                                      |     |              |     |      |
| $t_{CD}$            | OV Delay Time                        | C <sub>CD</sub> = 0.1 μF (see Equation 1)                                                                                                                                                                                                                            | 1   | 1.5          | 2   | S    |
| t <sub>CD_GND</sub> | OV Delay Time with CD pin = 0 V      | Delay due to C <sub>CD</sub> capacitor shorted to ground for Customer Test Mode                                                                                                                                                                                      | 20  |              | 170 | ms   |

# TYPICAL CHARACTERISTICS



Figure 4. Overvoltage Threshold (OVT) vs. Temperature



**NSTRUMENTS** 

Figure 5. Hysteresis  $V_{HYS}$  vs. Temperature



Figure 6.  $I_{DD}$  Current Consumption vs. Temperature at VDD = 16 V



Figure 7.  $I_{CELL}$  vs. Temperature at  $V_{CELL}$ = 9.2 V



Figure 8. Output Current I<sub>OUT</sub> vs. Temperature



Figure 9. V<sub>OUT</sub> vs. V<sub>DD</sub>

www.ti.com

#### **APPLICATION INFORMATION**

Figure 10 shows the recommended reference design components.



Figure 10. Application Configuration for Active High

#### **NOTE**

In the case of an Open Drain Active Low configuration, an external pull-up resistor is required on the OUT terminal.

Changes to the ranges stated in Table 1 will impact the accuracy of the cell measurements.

**Table 1. Parameters** 

| PARAMETER                          | EXTERNAL COMPONENT | MIN  | NOM  | MAX  | UNIT |
|------------------------------------|--------------------|------|------|------|------|
| Voltage monitor filter resistance  | R <sub>IN</sub>    | 900  | 1000 | 4700 | Ω    |
| Voltage monitor filter capacitance | C <sub>IN</sub>    | 0.01 | 0.1  | 1.0  | μF   |
| Supply voltage filter resistance   | R <sub>VD</sub>    | 100  |      | 1    | ΚΩ   |
| Supply voltage filter capacitance  | C <sub>VD</sub>    |      | 0.1  | 1.0  | μF   |
| CD external delay capacitance      | C <sub>CD</sub>    |      | 0.1  | 1.0  | μF   |

#### **NOTE**

The device is calibrated using an  $R_{IN}$  value = 1 k $\Omega$ . Using a value other than this recommended value changes the accuracy of the cell voltage measurements and  $V_{OV}$  trigger level.

# TEXAS INSTRUMENTS

#### **APPLICATION SCHEMATIC**



Figure 11. 2-Series Cell Configuration Active High with Capacitor-Programmed Delay

Figure 12. 3-Series Cell Configuration Active High with Capacitor-Programmed Delay

#### **NOTE**

In these application examples of 2s and 3s, an external pull-up resistor is required on the OUT terminal to configure for an Open Drain Active Low operation.

www.ti.com SLUSB15 – SEPTEMBER 2012

#### **CUSTOMER TEST MODE**

**NSTRUMENTS** 

It is possible to reduce test time for checking the overvoltage function by simply shorting the external CD capacitor to VSS. In this case, the OV delay would be reduced to the  $t_{(CD\_GND)}$  value, which has a maximum of 170 ms.

Figure 13 shows the timing for the Customer Test Mode.



Figure 13. Timing for Customer Test Mode

Figure 14 shows the measurement for current consumption of the product for both VDD and Vx.



Figure 14. Configuration for IC Current Consumption Test



11-Apr-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| BQ294700DSGR     | ACTIVE | WSON         | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 700               | Samples |
| BQ294700DSGT     | ACTIVE | WSON         | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 700               | Samples |
| BQ294701DSGR     | ACTIVE | WSON         | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 701               | Samples |
| BQ294701DSGT     | ACTIVE | WSON         | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 701               | Samples |
| BQ294702DSGR     | ACTIVE | WSON         | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 702               | Samples |
| BQ294702DSGT     | ACTIVE | WSON         | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 702               | Samples |
| BQ294703DSGR     | ACTIVE | WSON         | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 703               | Samples |
| BQ294703DSGT     | ACTIVE | WSON         | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 703               | Samples |
| BQ294704DSGR     | ACTIVE | WSON         | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 704               | Samples |
| BQ294704DSGT     | ACTIVE | WSON         | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 704               | Samples |
| BQ294705DSGR     | ACTIVE | WSON         | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 705               | Samples |
| BQ294705DSGT     | ACTIVE | WSON         | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 705               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

11-Apr-2013

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Jun-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ294700DSGR | WSON            | DSG                | 8 | 3000 | 330.0                    | 24.4                     | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294700DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294701DSGR | WSON            | DSG                | 8 | 3000 | 330.0                    | 24.4                     | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294701DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294702DSGR | WSON            | DSG                | 8 | 3000 | 330.0                    | 24.4                     | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294702DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294703DSGR | WSON            | DSG                | 8 | 3000 | 330.0                    | 24.4                     | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294703DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294704DSGR | WSON            | DSG                | 8 | 3000 | 330.0                    | 24.4                     | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294704DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294705DSGR | WSON            | DSG                | 8 | 3000 | 330.0                    | 24.4                     | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294705DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 3-Jun-2013



\*All dimensions are nominal

| All difficusions are nominal |              |                 |      |      |             |            |             |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| BQ294700DSGR                 | WSON         | DSG             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| BQ294700DSGT                 | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| BQ294701DSGR                 | WSON         | DSG             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| BQ294701DSGT                 | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| BQ294702DSGR                 | WSON         | DSG             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| BQ294702DSGT                 | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| BQ294703DSGR                 | WSON         | DSG             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| BQ294703DSGT                 | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| BQ294704DSGR                 | WSON         | DSG             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| BQ294704DSGT                 | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| BQ294705DSGR                 | WSON         | DSG             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| BQ294705DSGT                 | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |

DSG (S-PWSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- This drawing is subject to change without notice.
- Quad Flatpack, No-Leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-229.



# DSG (S-PWSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4208347/F 02/13

NOTE: All linear dimensions are in millimeters



# DSG (S-PWSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>