

# IMPROVED CURRENT-MODE PWM CONTROLLER

Check for Samples: UC2856-Q1

### **FEATURES**

- Qualified for Automotive Applications
- Pin-for-Pin Compatible With the UC2846
- 65-ns Typical Delay From Shutdown to Outputs and 50-ns Typical Delay From Sync to Outputs
- Improved Current Sense Amplifier With Reduced Noise Sensitivity
- Differential Current Sense With 3-V Common-Mode Range
- Trimmed Oscillator Discharge Current for Accurate Deadband Control
- Accurate 1-V Shutdown Threshold
- High Current Dual Totem Pole Outputs (1.5-A Peak)
- TTL Compatible Oscillator SYNC Pin Thresholds
- ESD Protection
  - 4-kV Human-Body Model (HBM)
  - 500-V Charged-Device Model (CDM)

#### (TOP VIEW) CL SS I ☐ SHUTDOWN VREF □□ 15 □ VIN CS- □ 3 14 T BOUT CS+ □ 13 EA+ $\square$ 12 □□ GND EA- $\Box$ 11 AOUT COMP $\Box$ 10 SYNC

9

RT RT

**DW PACKAGE** 

CT  $\square$ 

P0008-01

### **DESCRIPTION**

The UC2856 is a high performance version of the popular UC2846 series of current mode controllers, and is intended for both design upgrades and new applications where speed and accuracy are important. All input to output delays have been minimized, and the current sense output is slew rate limited to reduce noise sensitivity. Fast 1.5-A peak output stages have been added to allow rapid switching of power FETs.

A low impedance TTL compatible sync output has been implemented with a 3-state function when used as a sync input.

Internal chip grounding has been improved to minimize internal noise caused when driving large capacitive loads. This, in conjunction with the improved differential current-sense amplifier, results in enhanced noise immunity.

Other features include a trimmed oscillator current (8%) for accurate frequency and dead-time control, a 1-V 5% shutdown threshold, and 4-kV minimum ESD protection (HBM) on all pins.

### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACK     | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|----------|--------------------|-----------------------|------------------|--|
| –40°C to 125°C | SOP – DW | Reel of 2000       | UC2856QDWRQ1          | UC2856Q1         |  |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **BLOCK DIAGRAM**





### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                  |                                      |                            | UNIT           |
|------------------|--------------------------------------|----------------------------|----------------|
|                  | Supply voltage                       |                            | 40 V           |
|                  | Collector supply voltage             |                            | 40 V           |
|                  | Outrot compart (cials as account)    | DC                         | 0.5 A          |
| IO               | Output current (sink or source)      | Pulse (0.5 ms)             | 2 A            |
|                  | Error amplifier input voltage        |                            | -0.3 V to VIN  |
|                  | Shutdown input voltage               | –0.3 V to 10 V             |                |
|                  | Current sense input voltage          |                            | –0.3 V to 3 V  |
|                  | SYNC output current                  |                            | ±10 mA         |
|                  | Error amplifier output current       |                            | –5 mA          |
|                  | Soft start sink current              |                            | 50 mA          |
|                  | Oscillator charging current          |                            | 5 mA           |
|                  | Dower dissination                    | T <sub>A</sub> = 25°C      | 1 W            |
|                  | Power dissipation                    | $T_C = 25^{\circ}C$        | 2 W            |
| $T_{J}$          | Operating junction temperature range |                            | –55°C to 150°C |
| T <sub>stg</sub> | Storage temperature range            |                            | –65°C to 150°C |
| ESD              | Electrostatic discharge protection   | Human-Body Model (HBM)     | 4000 V         |
| ESD              | Electrostatic discharge protection   | Charged-Device Model (CDM) | 500 V          |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $T_A = -40$ °C to 125°C, VIN = 15 V, RT = 10 k $\Omega$ , CT = 1 nF, and  $T_A = T_J$  (unless otherwise stated)<sup>(1)</sup>

| PARAMETER                      | TEST                                     | MIN                          | TYP  | MAX | UNIT |     |
|--------------------------------|------------------------------------------|------------------------------|------|-----|------|-----|
| Reference Section              | •                                        |                              | ·    |     | •    |     |
| Output voltage                 | $I_O = 1 \text{ mA},$                    | T <sub>J</sub> = 25°C        | 5.05 | 5.1 | 5.15 | V   |
| Line regulation voltage        | VIN = 8 V to 40 V                        |                              |      |     | 20   | mV  |
| Load regulation voltage        | $I_O = -1 \text{ mA to } -10 \text{ mA}$ |                              |      |     | 15   | mV  |
| Total output variation         | Over line, load, and temper              | rature                       | 5    |     | 5.2  | V   |
| Output noise voltage           | f = 10 Hz to 10 kHz,                     | $T_J = 25^{\circ}C$          |      | 50  |      | μV  |
| Long term stability            | 1000 hours, <sup>(2)</sup>               | $T_J = 25^{\circ}C$          |      | 5   | 25   | mV  |
| Short circuit current          | VREF = 0 V                               |                              | -25  | -45 | -65  | mA  |
| Oscillator Section             |                                          |                              |      |     |      |     |
| Initial accuracy               | $T_J = 25^{\circ}C$                      | $T_J = 25$ °C                |      |     |      | kHz |
| Illilial accuracy              | T <sub>J</sub> = Full range              | 170                          |      | 230 | KITZ |     |
| Voltage stability              | VIN = 8 V to 40 V                        |                              |      |     | 2    | %   |
| Discharge current              | VCT = 2 V,                               | $T_J = 25^{\circ}C$          | 7.5  | 8   | 8.8  | A   |
| Discharge current              | VCT = 2 V                                | 6.7                          | 8    | 8.8 | mA   |     |
| Sync output high level voltage | $I_O = -1 \text{ mA}$                    |                              | 2.4  | 3.6 |      | V   |
| Sync output low level voltage  | $I_O = 1 \text{ mA}$                     |                              |      | 0.2 | 0.4  | V   |
| Sync input high level voltage  | CT = 0 V, RT = VREF                      |                              | 2    | 1.5 |      | V   |
| Sync input low level voltage   | CT = 0 V, RT = VREF                      |                              |      | 1.5 | 0.8  | V   |
| Sync input current             | CT = 0 V, RT = VREF, V <sub>SY</sub>     | <sub>VNC</sub> = 5 V         |      | 1   | 10   | μΑ  |
| Sync delay to outputs          | CT = 0 V RT = VREF, V <sub>SYI</sub>     | <sub>NC</sub> = 0.8 V to 2 V |      | 50  | 100  | ns  |

<sup>(1)</sup> All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal.

<sup>(2)</sup> Unless otherwise indicated, voltages are reference to ground and currents are positive into and negative out of the specified terminals.

<sup>(2)</sup> This parameter, although specified over the recommended operating conditions, is not 100% tested in production.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $T_A = -40$ °C to 125°C, VIN = 15 V, RT = 10 k $\Omega$ , CT = 1 nF, and  $T_A = T_J$  (unless otherwise stated)<sup>(1)</sup>

| PARAMETER                                                                |                                                 | ONDITIONS                     | MIN               | TYP                | MAX   | UNIT |
|--------------------------------------------------------------------------|-------------------------------------------------|-------------------------------|-------------------|--------------------|-------|------|
| Error Amplifier Section                                                  | 1                                               |                               |                   |                    |       |      |
| Input offset voltage                                                     | V <sub>CM</sub> = 2 V                           |                               |                   |                    | 5     | mV   |
| Input bias current                                                       |                                                 |                               |                   |                    | -1    | μA   |
| Input offset current                                                     |                                                 |                               |                   |                    | 500   | nA   |
| Common mode range                                                        | VIN = 8 V to 40 V                               |                               | 0                 |                    | VIN-2 | V    |
| Open loop gain                                                           | V <sub>O</sub> = 1.2 V to 3 V                   |                               | 80                | 100                |       | dB   |
| Unity gain bandwidth                                                     | T <sub>J</sub> = 25°C                           |                               | 1                 | 1.5                |       | MHz  |
| CMRR                                                                     | $V_{CM} = 0 \text{ V to } 38 \text{ V},$        | VIN = 40 V                    | 75                | 100                |       | dB   |
| PSRR                                                                     | VIN = 8 V to 40 V                               |                               | 80                | 100                |       | dB   |
| Output sink current                                                      | V <sub>ID</sub> = −15 mV                        | V <sub>COMP</sub> = 1.2 V     | 5                 | 10                 |       | mA   |
| Output source current                                                    | V <sub>ID</sub> = 15 mV                         | V <sub>COMP</sub> = 2.5 V     | -0.4              | -0.5               |       | mA   |
| High-level output voltage                                                | $V_{ID} = 50 \text{ mV},$                       | $R_L$ (COMP) = 15 k $\Omega$  | 4.3               | 4.6                | 4.9   | V    |
| Low-level output voltage                                                 | $V_{ID} = -50 \text{ mV},$                      | $R_L$ (COMP) = 15 k $\Omega$  |                   | 0.7                | 1     | V    |
| Current Sense Amplifier Section                                          | 1                                               |                               | 1                 |                    |       |      |
| Amplifier gain                                                           | $V_{CS-} = 0 V$ ,                               | CL SS Open <sup>(3) (4)</sup> | 2.5               | 2.75               | 3     | V/V  |
| Maximum differential input signal (V <sub>CS+</sub> – V <sub>CS-</sub> ) | CL SS Open 3,                                   | $R_L$ (COMP) = 15 k $\Omega$  | 1.1               | 1.2                |       | V    |
| Input offset voltage                                                     | V <sub>CL SS</sub> = 0.5 V                      | COMP open <sup>(3)</sup>      |                   | 5                  | 35    | mV   |
| CMRR                                                                     | V <sub>CM</sub> = 0 V to 3 V                    |                               | 60                |                    |       | dB   |
| PSRR                                                                     | VIN = 8 V to 40 V                               |                               | 60                |                    |       | dB   |
| Input bias current                                                       | V <sub>CL SS</sub> = 0.5 V,                     | COMP open <sup>(3)</sup>      | -1                |                    | 1     | μΑ   |
| Input offset current                                                     | $V_{CL SS} = 0.5 V,$                            | COMP open <sup>(3)</sup>      | -1                |                    | 1     | μΑ   |
| Input common mode range                                                  |                                                 |                               | 0                 |                    | 3     | V    |
| Delay to outputs                                                         | V <sub>EA+</sub> = VREF, EA- = 0 V, CS          | S+ - CS- = 0 V to 1.5 V       |                   | 120                | 250   | ns   |
| <b>Current Limit Adjust Section</b>                                      |                                                 |                               |                   |                    |       |      |
| Current limit offset                                                     | $V_{CS-} = 0 \text{ V}, V_{CS+} = 0 \text{ V},$ | COMP open <sup>(3)</sup>      | 0.4               | 0.5                | 0.6   | V    |
| Input bias current                                                       | V <sub>EA+</sub> = VREF,                        | $V_{EA-} = 0 V$               |                   | -10                | -30   | μΑ   |
| SHUTDOWN Terminal Section                                                | •                                               |                               | ·                 |                    | •     |      |
| Threshold voltage                                                        |                                                 |                               | 0.95              | 1.00               | 1.05  | V    |
| Input voltage range                                                      |                                                 |                               | 0                 |                    | 5     | V    |
| Minimum latching current (I <sub>CL SS</sub> )                           |                                                 |                               | ( <sup>5)</sup> 3 | 1.5                |       | mA   |
| Maximum non-latching current (I <sub>CL SS</sub> )                       |                                                 |                               |                   | <sup>(6)</sup> 1.5 | 0.8   | mA   |
| Delay to outputs                                                         | V <sub>SHUTDOWN</sub> = 0 V to 1.3 V            |                               |                   | 65                 | 110   | ns   |

<sup>(3)</sup> Parameter measured at trip point of latch with VEA+ = VREF, VEA- = 0 V.  $G = \frac{\Delta V_{COMP}}{\Delta V_{CS}}; \ \Delta V_{CS} - = 0 \ V \ 1 \ V.$ (4) Amplifier gain defined as:

$$G = \frac{\Delta V_{COMP}}{\Delta V_{CS}}; \ \Delta V_{CS} - = 0 \ V \ 1 \ V.$$

Amplifier gain defined as:

Current into CL SS assured to latch circuit into shutdown state. (5)

Current into CL SS assured not to latch circuit into shutdown state.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $T_A = -40$ °C to 125°C, VIN = 15 V, RT = 10 k $\Omega$ , CT = 1 nF, and  $T_A = T_J$  (unless otherwise stated)<sup>(1)</sup>

| PARAMETER                    | TEST CONDITIONS                         | MIN  | TYP  | MAX | UNIT |
|------------------------------|-----------------------------------------|------|------|-----|------|
| Output Section               |                                         | ·    |      |     |      |
| Collector-emitter voltage    |                                         | 40   |      |     | V    |
| Off-state bias current       | VC = 40 V                               |      |      | 250 | μΑ   |
| Output love lovel valtage    | $I_{OUT} = 20 \text{ mA}$               |      | 0.1  | 0.5 | V    |
| Output low level voltage     | I <sub>OUT</sub> = 200 mA               |      | 0.5  | 2.6 | V    |
| Output high lovel valtage    | $I_{OUT} = -20 \text{ mA}$              | 12.5 | 13.2 |     | V    |
| Output high level voltage    | $I_{OUT} = -200 \text{ mA}$             | 12   | 13.1 |     | V    |
| Rise time                    | C1 = 1 nF                               |      | 40   | 80  | ns   |
| Fall time                    | C1 = 1 nF                               |      | 40   | 80  | ns   |
| UVLO low saturation          | $VIN = 0 V$ , $I_{OUT} = 20 \text{ mA}$ |      | 0.8  | 1.5 | V    |
| PWM Section                  |                                         |      |      |     |      |
| Maximum duty cycle           |                                         | 45   | 47   | 50  | %    |
| Minimum duty cycle           |                                         |      |      | 0   | %    |
| Undervoltage Lockout Section |                                         |      |      |     |      |
| Startup threshold            |                                         |      | 7.7  | 8   | V    |
| Threshold hysteresis         |                                         |      | 0.7  |     | V    |
| <b>Total Standby Current</b> | · · · · · · · · · · · · · · · · · · ·   | · ·  |      |     |      |
| Supply current               |                                         |      | 18   | 23  | mA   |



### **APPLICATION AND OPERATION INFORMATION**



NOTE: Output deadtime is determined by the size of the external capacitor,  $C_T$ , according to the formula: For large values of  $R_T$ :  $Td = 250 C_T$ 

Oscillator frequency is approximated by the formula:  $f_T = \frac{2}{R_T \times C_T}$ 

S0019-01

Figure 1. Oscillator Circuit

NOTE: Error Amplifier can source up to 0.5 mA.







Figure 3. Error Amplifier Gain and Phase vs Frequency





Figure 4. Error Amplifier Open-Loop DC Gain vs Load Resistance



NOTE: Slaving allows parallel operation of two or more units with equal current sharing.

Figure 5. Parallel Operation





NOTE: Peak current (I<sub>S</sub>) is determined by the formula:  $I_S = \frac{\left(R2 \times \frac{^VREF}{R1+R2}\right) - 0.5}{3R_S}$ 

Figure 6. Pulse by Pulse Current Limiting







NOTE: If  $V_{REF}$  / R1 < 0.8 mA, the shutdown latch commutates when  $I_{SS}$  = 0.8 mA, and a restart cycle is initiated. If  $V_{REF}$  / R1 > 3 mA, the device latches off until power is cycled.

Figure 7. Shutdown



# **REVISION HISTORY**

| Changes from Original (June 2008) to Revision A                                          | Page |
|------------------------------------------------------------------------------------------|------|
| Changed the Input bias current Min Value From: - To: -1 and the Max Value From: -1 To: 1 | 4    |
| Changed the Input offset current Min Value From: - To: -1                                | 4    |
| Changes from Revision A (October 2010) to Revision B                                     | Page |
| Changed the polarity of the comparitor connected to pin 16 in Figure 7                   | 9    |



www.ti.com 24-Jan-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      |             | (2)                        |                  | (3)                |              | (4)               |         |
| UC2856QDWRQ1     | ACTIVE | SOIC         | DW      | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | UC2856Q1          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC2856-Q1:

Catalog: UC2856

Military: UC2856M





www.ti.com 24-Jan-2013

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Mar-2013

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC2856QDWRQ1 | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Mar-2013



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| UC2856QDWRQ1 | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |

DW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>