

SLVS887B-APRIL 2009-REVISED OCTOBER 2010

# SINGLE SYNCHRONOUS STEP-DOWN CONTROLLER FOR LOW VOLTAGE POWER RAILS

Check for Samples: TPS53114

## FEATURES

- D-CAP2<sup>™</sup> Mode Control
  - Fast Transient Response
  - No External Parts Required For Loop Compensation
  - Compatible with Ceramic Output Capacitors
- High Initial Reference Accuracy (±1%)
- Low Output Ripple .
- Wide Input Voltage Range: 4.5 V to 24 V
- Output Voltage Range: 0.76 V to 5.5 V
- Low-Side R<sub>DS(on)</sub> Loss-Less Current Sensing
- Adaptive Gate Drivers with Integrated Boost Diode
- Adjustable Soft Start

- **Pre-Biased Soft Start**
- Selectable Switching Frequency 350 kHz / 700 kHz
- Cycle-By-Cycle Over Current Limiting Control
- Thermally Compensated OCP by 4000 ppm/°C at ITRIP

#### APPLICATIONS

- Point-of-Load Regulation in Low Power Systems for Wide Range of Applications
  - Digital TV Power Supply
  - Networking Home Terminal
  - Digital Set Top Box (STB)
  - DVD Player / Recorder
  - Gaming Consoles

## DESCRIPTION

The TPS53114 is a single, adaptive on-time D-CAP2<sup>™</sup> mode synchronous buck controller. The TPS53114 enables system designers to complete the suite of various end equipment's power bus regulators with cost effective low external component count and low standby current solution. The main control loop for the TPS53114 uses the D-CAP2<sup>™</sup> mode control which provides a very fast transient response with no external components. The TPS53114 also has a circuit that enables the device to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP and ultra-low ESR ceramic capacitors. The device provides convenient and efficient operation with input voltages from 4.5 V to 24 V and output voltage from 0.76 V to 5.5 V.

The TPS53114 is available in the 16-pin TSSOP and HTSSOP packages, and is specified from -40°C to 85°C ambient temperature range.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. D-CAP2 is a trademark of Texas Instruments.

## **TPS53114**

SLVS887B - APRIL 2009-REVISED OCTOBER 2010



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **TYPICAL APPLICATION CIRCUITS**



Figure 1. HTSSOP



Figure 2. TSSOP



| T <sub>A</sub> | PACKAGE <sup>(3)</sup> | ORDERING PART NUMBER | PINS | OUTPUT SUPPLY | ECO PLAN          |  |  |  |  |  |
|----------------|------------------------|----------------------|------|---------------|-------------------|--|--|--|--|--|
|                | HTSSOP                 | TPS53114PWPR         |      | Tape-and-Reel |                   |  |  |  |  |  |
| 40%C to 05%C   | (Thermal Pad)          | TPS53114PWP          | 40   | Tube          | Green             |  |  |  |  |  |
| –40°C to 85°C  | TOOOD                  | TPS53114PWR          | 16   | Tape-and-Reel | (RoHS & no Sb/Br) |  |  |  |  |  |
|                | TSSOP                  | TPS53114PW           |      | Tube          |                   |  |  |  |  |  |

ORDERING INFORMATION<sup>(1)</sup> <sup>(2)</sup>

(1) All packaging options have Cu NIPDAU lead/ball finish.

(2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(3) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### **ABSOLUTE MAXIMUM RATINGS**

Operating under free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                         |                                  | VALUE       | UNIT |
|------------------|-------------------------|----------------------------------|-------------|------|
|                  |                         | VIN, EN                          | –0.3 to 26  |      |
|                  |                         | VBST                             | -0.3 to 32  | N    |
|                  | Input voltage range     | VBST - SW                        | -0.3 to 6   | V    |
|                  |                         | V5FILT, VFB, TRIP, VO, FSEL, CER | -0.3 to 6   |      |
|                  |                         | DRVH                             | -1 to 32    |      |
|                  |                         | DRVH - SW                        | -0.3 to 6   |      |
|                  | Output voltage range    | SW                               | -2 to 26    | V    |
|                  |                         | DRVL, VREG5, SS                  | -0.3 to 6   |      |
|                  |                         | PGND                             | -0.3 to 0.3 |      |
| T <sub>A</sub>   | Operating ambient tem   | perature range                   | -40 to 85   | °C   |
| T <sub>STG</sub> | Storage temperature ra  | nge                              | -55 to 150  | °C   |
| TJ               | Junction temperature ra | ange                             | -40 to 150  | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### DISSIPATION RATING TABLE (2 oz. trace and copper pad with solder)

| PACKAGE             | T <sub>A</sub> < 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |  |  |
|---------------------|---------------------------------------|------------------------------------------------|---------------------------------------|--|--|
| 16-pin HTSSOP (PWP) | 2.73 W                                | 27.3 mW/°C                                     | 1.09 W                                |  |  |
| 16-pin TSSOP (PW)   | 0.62 W                                | 6.2 mW/°C                                      | 0.25 W                                |  |  |

NSTRUMENTS

Texas

### **RECOMMENDED OPERATING CONDITIONS**

|                                         |                                | MIN  | MAX | UNIT |
|-----------------------------------------|--------------------------------|------|-----|------|
|                                         | VIN                            | 4.5  | 24  | V    |
| Supply input voltage rar                | V5FILT                         | 4.5  | 5.5 | v    |
|                                         | VBST                           | -0.1 | 30  |      |
|                                         | VBST - SW                      | -0.1 | 5.5 |      |
| Input voltage range                     | VFB, VO, FSEL, CER             | -0.1 | 5.5 | V    |
|                                         | TRIP                           | -0.1 | 0.3 |      |
|                                         | EN                             | -0.1 | 24  |      |
|                                         | DRVH                           | -0.1 | 30  |      |
|                                         | VBST - SW                      | -0.1 | 5.5 |      |
| Output Voltage range                    | SW                             | 1.8  | 24  | V    |
|                                         | DRVL, VREG5, SS                | -0.1 | 5.5 |      |
|                                         | PGND                           | -0.1 | 0.1 |      |
| T <sub>A</sub> Operating free-air tempe | rature                         | -40  | 85  | °C   |
| T <sub>J</sub> Operating junction temp  | Operating junction temperature |      |     |      |

## **ELECTRICAL CHARACTERISTICS**

over recommended free-air temperature range, VIN = 12 V (unless otherwise noted)

|                     | PARAMETER                           | CONDITIONS                                                                             | MIN  | TYP | MAX | UNIT |
|---------------------|-------------------------------------|----------------------------------------------------------------------------------------|------|-----|-----|------|
| SUPPLY C            | URRENT                              |                                                                                        |      |     |     |      |
| I <sub>IN</sub>     | VIN supply current                  | VIN current, $T_A = 25^{\circ}$ C, VREG5 tied to V5FLT, EN = 5V, VFB = 0.8V, SW = 0.5V |      | 350 | 600 | μA   |
| I <sub>VINSDN</sub> | VIN shutdown current                | VIN current, $T_A = 25^{\circ}$ C, No Load , EN = 0V, VREG5 = ON                       |      | 28  | 60  | μA   |
| VFB VOL             | AGE and DISCHARGE RESISTANC         | Ē                                                                                      |      |     |     |      |
| V <sub>BG</sub>     | Bandgap Initial regulation accuracy | $T_A = 25^{\circ}C$                                                                    | -1.0 |     | 1.0 | %    |
| V                   | VED threaded voltage                | $T_A = 25^{\circ}C$ , FSEL = 0 V, CER = V5FILT                                         | 755  | 765 | 775 | m)/  |
| V <sub>VFBTHL</sub> | VFB threshold voltage               | $T_A = -40^{\circ}C$ to 85°C, FSEL = 0V, CER = V5FILT                                  | 752  |     | 778 | mV   |
| V                   | VEP throshold voltage               | $T_A = 25^{\circ}C$ , FSEL = CER = V5FILT                                              | 748  | 758 | 768 | m\/  |
| V <sub>VFBTHH</sub> | VFB threshold voltage               | $T_A = -40^{\circ}C$ to 85°C, FSEL = CER = V5FILT                                      | 745  |     | 771 | mV   |
| I <sub>VFB</sub>    | VFB Input Current                   | VFB = 0.8V, T <sub>A</sub> = 25°C                                                      | -100 | -10 | 100 | nA   |
| R <sub>Dischg</sub> | Vo Discharge Resistance             | $EN = 0V, VO = 0.5V, T_A = 25^{\circ}C$                                                |      | 40  | 80  | Ω    |
| VREG5 O             | JTPUT                               |                                                                                        |      |     |     |      |
| V <sub>VREG5</sub>  | VREG5 Output Voltage                | $T_A=25^{\circ}C$ , 5.5V < VIN < 24V, 0 < $I_{VREG5}$ < 10mA                           | 4.8  | 5.0 | 5.2 | V    |
| $V_{LN5}$           | Line regulation                     | 5.5V < VIN < 24V, I <sub>VREG5</sub> = 10mA                                            |      |     | 20  | mV   |
| V <sub>LD5</sub>    | Load regulation                     | 1mA < I <sub>VREG5</sub> < 10mA                                                        |      |     | 40  | mV   |
| I <sub>VREG5</sub>  | Output current                      | $VIN = 5.5V, V_{VREG5} = 4.0V, T_A = 25^{\circ}C$                                      |      | 170 |     | mA   |
| OUTPUT:             | N-CHANNEL MOSFET GATE DRIVE         | RS                                                                                     |      |     |     |      |
| Р                   |                                     | Source, I <sub>DRVH</sub> = -100mA                                                     |      | 5.5 | 11  | Ω    |
| R <sub>DRVH</sub>   | DRVH resistance                     | Sink, I <sub>DRVH</sub> = 100mA                                                        |      | 2.5 | 5   | 12   |
| D                   | DRVL resistance                     | Source, $I_{DRVL} = -100 \text{mA}$                                                    |      | 4   | 8   | Ω    |
| R <sub>DRVL</sub>   | DRVL Tesistance                     | Sink, I <sub>DRVL</sub> = 100mA                                                        |      | 2   | 4   | Ω    |
| т                   | Dood time                           | DRVH-low to DRVL-on                                                                    | 20   | 50  | 80  | 200  |
| T <sub>D</sub>      | Dead time                           | DRVL-low to DRVH-on                                                                    | 20   | 40  | 80  | ns   |
| INTERNA             | BST DIODE                           |                                                                                        |      |     |     |      |
| V <sub>FBST</sub>   | Forward Voltage                     | $V_{VREG5-VBST}$ , IF = 10mA, $T_A = 25^{\circ}C$                                      | 0.7  | 0.8 | 0.9 | V    |
| IVBSTLK             | VBST Leakage Current                | VBST = 29V, SW = 24V, T <sub>A</sub> = 25°C                                            |      | 0.1 | 1   | μA   |



TPS53114 SLVS887B – APRIL 2009 – REVISED OCTOBER 2010

www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

over recommended free-air temperature range, VIN = 12 V (unless otherwise noted)

|                       | PARAMETER                                 | CONDITIONS                                                                          | MIN  | TYP  | MAX  | UNIT   |
|-----------------------|-------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|--------|
| ON-TIME T             | TIMER CONTROL                             |                                                                                     |      |      |      |        |
| T <sub>ONL</sub>      | On Time                                   | SW = 12V, VO = 1.8V, FSEL = 0V                                                      |      | 390  |      | ns     |
| T <sub>ONH</sub>      | On Time                                   | SW = 12V, VO = 1.8V, FSEL = V5FILT                                                  |      | 139  |      | ns     |
| T <sub>OFFL</sub>     | Min off time                              | SW = 0.7V, T <sub>A</sub> = 25°C, VFB = 0.7V, FSEL = 0V                             |      | 285  |      | ns     |
| T <sub>OFFH</sub>     | Min off time                              | SW = 0.7V, $T_A = 25^{\circ}C$ , VFB = 0.7V, FSEL = V5FILT                          |      | 216  |      | ns     |
| SOFT STA              | RT                                        |                                                                                     |      |      |      |        |
| Issc                  | SS charge current                         | VSS = 0V, SOURCE CURRENT                                                            | 1.4  | 2.0  | 2.6  | μΑ     |
| I <sub>ssd</sub>      | SS discharge current                      | VSS = 0.5V , SINK CURRRENT                                                          | 100  | 150  |      | μA     |
| UVLO                  |                                           |                                                                                     |      |      |      |        |
|                       |                                           | V5FILT rising                                                                       | 3.7  | 4.0  | 4.3  | V      |
| V <sub>UV5VFILT</sub> | V5FILT UVLO threshold                     | Hysteresis                                                                          | 0.2  | 0.3  | 0.4  |        |
| LOGIC TH              | RESHOLD                                   |                                                                                     |      |      |      |        |
| V <sub>ENH</sub>      | EN H-level threshold voltage              | EN                                                                                  | 2.0  |      |      | V      |
| V <sub>ENL</sub>      | EN L-level threshold voltage              | EN                                                                                  |      |      | 0.3  | V      |
| CURRENT               | SENSE                                     |                                                                                     |      |      |      |        |
| I <sub>TRIP</sub>     | TRIP source current                       | VTRIP = 0.1V, T <sub>A</sub> = 25°C                                                 | 8.5  | 10   | 11.5 | μA     |
| TCITRIP               | I <sub>TRIP</sub> temperature coefficient | on the basis of 25°C                                                                |      | 4000 |      | ppm/°C |
|                       | OOD companyation attact                   | $(V_{TRIP-GND}-V_{PGND-SW})$ voltage,<br>V_{TRIP-GND} = 60mV, T <sub>A</sub> = 25°C | -10  | 0    | 10   | mV     |
| V <sub>OCLoff</sub>   | OCP compensation offset                   | (V <sub>TRIP-GND</sub> -V <sub>PGND-SW</sub> ) voltage,<br>VTRIP-GND = 60mV         | -15  |      | 15   | mV     |
| V <sub>Rtrip</sub>    | Current limit threshold setting range     | V <sub>TRIP-GND</sub> voltage                                                       | 30   |      | 200  | mV     |
| OUTPUT U              | INDERVOLTAGE AND OVERVOL                  | TAGE PROTECTION                                                                     |      |      | ·    |        |
| V <sub>OVP</sub>      | Output OVP trip threshold                 | OVP detect                                                                          | 110  | 115  | 120  | %      |
| T <sub>OVPDEL</sub>   | Output OVP prop delay                     |                                                                                     |      | 1.5  |      | μs     |
|                       |                                           | UVP detect                                                                          | 65   | 70   | 75   | %      |
| V <sub>UVP</sub>      | Output UVP trip threshold                 | Hysteresis (recovery <20µs)                                                         |      | 10   |      | %      |
| TUVPDEL               | Output UVP delay                          |                                                                                     | 17   | 30   | 40   | μs     |
| T <sub>UVPEN</sub>    | Output UVP enable delay                   | UVP enable delay / soft start time                                                  | X1.4 | X1.7 | X2.0 |        |
| THERMAL               | SHUTDOWN                                  |                                                                                     |      |      |      |        |
| <b>-</b>              | The second should as the desired of the   | Shutdown temperature <sup>(1)</sup>                                                 |      | 150  |      | °C     |
| T <sub>SDN</sub>      | Thermal shutdown threshold                | Hysteresis <sup>(1)</sup>                                                           |      | 20   |      |        |

(1) Ensured by design. Not production tested.

TPS53114 SLVS887B - APRIL 2009 - REVISED OCTOBER 2010

www.ti.com

NSTRUMENTS

**EXAS** 

| PIN I/O |     | I/O DESCRIPTION |                                                                                                                                                                                                                  |  |  |  |  |  |
|---------|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME    | NO. | -               |                                                                                                                                                                                                                  |  |  |  |  |  |
| VBST    | 16  | I               | Supply input for high-side NFET driver. Bypass to SW with a high-quality 0.1-µF ceramic capacitor. An external schottky diode can be added from VREG5 if forward drop is critical to drive the high-side FET.    |  |  |  |  |  |
| EN      | 7   | Ι               | Enable. Pull High to enable SMPS.                                                                                                                                                                                |  |  |  |  |  |
| SS      | 3   | 0               | Soft start programming pin. Connect capacitor from SS pin to GND to program soft start time.                                                                                                                     |  |  |  |  |  |
| VO      | 1   | I               | Output voltage input for on-time adjustment and output discharge. Connect directory to the output voltage.                                                                                                       |  |  |  |  |  |
| VFB     | 2   | Ι               | D-CAP2 feedback input. Connect to output voltage with resistor divider.                                                                                                                                          |  |  |  |  |  |
| GND     | 4   | Ι               | Signal ground pin. Connect to PGND and system ground at a single point.                                                                                                                                          |  |  |  |  |  |
| DRVH    | 15  | 0               | High-side N-channel MOSFET gate driver output. SW referenced driver switches between SW(OFF) and VBST(ON).                                                                                                       |  |  |  |  |  |
| SW      | 14  | I/O             | Switch node connections for both the high-side driver and over current comparator.                                                                                                                               |  |  |  |  |  |
| DRVL    | 13  | 0               | Low-side N-Channel MOSFET gate driver output. PGND referenced driver switches between PGND(OFF) and VREG5(ON).                                                                                                   |  |  |  |  |  |
| PGND    | 12  | I/O             | Power ground connection for both the low-side driver and over current comparator. Connect PGND and GND strongly together near the IC.                                                                            |  |  |  |  |  |
| TRIP    | 11  | I               | over current threshold programming pin. Connect to GND with a resister to set threshold for low-side R <sub>DS(on)</sub> current limit.                                                                          |  |  |  |  |  |
| VIN     | 9   | Ι               | Supply Input for 5-V linear regulator. Bypass to GND with a minimum high-quality 0.1-µF ceramic capacitor.                                                                                                       |  |  |  |  |  |
| V5FILT  | 8   | I               | 5-V supply input for the control circuitry except the MOSFET drivers. Bypass to GND with a minimum high-quality 1.0- $\mu$ F ceramic capacitor. V5FILT is connected to VREG5 via internal 10- $\Omega$ resistor. |  |  |  |  |  |
| VREG5   | 10  | 0               | Output of 5-V linear regulator and supply for MOSFET driver. Bypass to GND with a minimum high-quality 4.7- $\mu$ F ceramic capacitor. VREG5 is connected to V5FILT via internal 10- $\Omega$ resistor.          |  |  |  |  |  |
| CER     | 5   | I               | Output capacitor select pin. Connect to GND for ceramic output capacitors. Connect to V5FILT for conductive polymer electrolyte type output capacitors (SP-CAP, POS-CAP, PXE).                                   |  |  |  |  |  |
| FSEL    | 6   | I               | Switching frequency selection pin. Connect to GND for low switching frequency or connect to V5FILT for high switching frequency.                                                                                 |  |  |  |  |  |

#### **PIN ASSIGNMENT (TOP VIEW)**







Figure 4. TSSOP 16-Pin PW

6



#### FUNCTIONAL BLOCK DIAGRAM



#### DETAILED DESCRIPTION

#### **PWM OPERATION**

The main control loop of the TPS53114 is an adaptive on-time pulse width modulation (PWM) controller using a proprietary D-CAP2<sup>™</sup> mode control. D-CAP2<sup>™</sup> mode control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output.

At the beginning of each cycle, the high-side MOSFET is turned on. After an internal one-shot timer expires, this MOSFET is turned off. The one-shot timer is reset and the high-side MOSFET is turned back on when the feedback voltage falls below the reference voltage. The one shot is set by the converter input voltage VIN, and the output voltage VO, to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. An internal ramp is added to the reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP mode control.

#### DRIVERS

The TPS53114 contains two high-current resistive MOSFET gate drivers. The low-side driver is a ground referenced, VREG5 powered driver designed to drive the gate of a high-current, low  $R_{DS(on)}$  N-channel MOSFET whose source is connected to PGND. The high-side driver is a floating SW referenced VBST powered driver designed to drive the gate of a high-current, low  $R_{DS(on)}$  N-channel MOSFET. To maintain the VBST voltage during the high-side driver ON time, a capacitor is placed from SW to VBST. Each driver draws average current equal to gate charge ( $Q_q$  at  $V_{qs}$  = 5 V) times switching frequency ( $f_{SW}$ ).

To prevent cross-conduction, there is a narrow dead-time when both high-side and low-side drivers are OFF between each driver transition. During this time the inductor current is carried by one of the MOSFET's body diodes.

Copyright © 2009–2010, Texas Instruments Incorporated

## **TPS53114**

SLVS887B-APRIL 2009-REVISED OCTOBER 2010



www.ti.com

#### PWM FREQUENCY AND ADAPTIVE ON-TIME CONTROL

TPS53114 employs adaptive on-time control scheme and does not have a dedicated on board oscillator. TPS53114 runs with pseudo-constant frequency by using the input voltage and output voltage to set the on-time one-shot timer. The on-time is inversely proportional to the input voltage and proportional to the output voltage. Therefore, when the duty ratio is VOUT/VIN, the frequency is constant.

#### 5-VOLT REGULATOR

The TPS53114 has an internal 5-V low-dropout (LDO) Regulator to provide a regulated voltage for all both drivers and the IC's internal logic. A high-quality  $4.7\mu$ F or greater ceramic capacitor from VREG5 to GND is required to stabilize the internal regular. An internal 10- $\Omega$  resistor from VREG5 filters the regulator output to the IC's analog and logic input voltage, V5FILT. An additional high-quality 1.0- $\mu$ F ceramic capacitor is required from VSFILT to GND to filter switching noise from VREG5.

#### SOFT START

The TPS53114 has a programmable soft start . When the EN pin becomes high,  $2.0-\mu A$  current begins charging the capacitor which is connected SS pin to GND. Smooth control of the output voltage is maintained during start up.

#### PRE-BIAS SUPPORT

The TPS53114 supports pre-bias start-up without sinking current from the output capacitor. When enabled, the low-side driver is held off until the soft start commands a voltage higher than the pre-bias level (internal soft start becomes greater than feedback voltage (VFB)), then the TPS53114 slowly activates synchronous rectification by limiting the first DRVL pulses with a narrow on-time. This limited on-time is then incremented on a cycle-by-cycle basis until it coincides with the full 1-D off-time. This scheme prevents the initial sinking of current from the pre-bias output, and ensure that the output voltage ( $V_{OUT}$ ) starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased start-up to normal mode operation.

#### SWITCHING FREQUENCY SELECTION

The TPS53114 allows the user to select from two different switching frequencies by connecting the FSEL pin to either GND or V5FILT. Connect FSEL to GND for a switching frequency ( $f_{sw}$ ) of 350 KHz. Connect FSEL to V5FILT for a switching frequency of 700 KHz.

#### **OUTPUT DISCHARGE CONTROL**

The TPS53114 discharges the outputs when EN is low, or the controller is turned off by the protection functions (OVP, UVP, UVLO, and thermal shutdown). The device discharges output using an internal 40- $\Omega$  MOSFET which is connected to VO and PGND. The external low-side MOSFET is not turned on during the output discharge operation to avoid the possibility of causing negative voltage at the output. This discharge ensures that, on start, the regulated voltage always initializes from 0 V.



#### OVER CURRENT PROTECTION

TPS53114

TPS53114 has a cycle-by-cycle over current limit feature. The over current limits the inductor valley current by monitoring the voltage drop across the low-side MOSFET  $R_{DS(on)}$  during the low-side driver on-time. If the inductor current is larger than the over current limit (OCL), the TPS53114 delays the start of the next switching cycle until the sensed inductor current falls below the OCL current. MOSFET  $R_{DS(on)}$  current sensing is used to provide an accuracy and cost effective solution without external devices. To program the OCL, the TRIP pin should be connected to GND through a trip voltage setting resistor, according to Equation 1 and Equation 2.

$$V_{TRIP} = I_{OCL} \bullet R_{DS(ON)} - \frac{(V_{IN} - V_O)}{2 \bullet L1 \bullet f_{SW}} \bullet \frac{V_O}{V_{IN}}$$

$$R_{TRIP} (k\Omega) = \frac{V_{TRIP} (mV)}{I_{TRIP} (\mu A)}$$
(1)
(2)

The trip voltage should be between 30 mV to 200 mV over all operational temperature, including the 4000 ppm/°C temperature slope compensation for the temperature dependency of the  $R_{DS(on)}$ . If the load current exceeds the over current limit, the voltage will begin to drop. If the over current conditions continues, the output voltage will fall below the under voltage protection threshold and the TPS53114 will shut down.

#### **OVER/UNDER VOLTAGE PROTECTION**

TPS53114 monitors a resistor divided feedback voltage to detect over and under voltage. If the feedback voltage is higher than 115% of the reference voltage, the OVP comparator output goes high and the circuit latches the high-side MOSFET driver OFF and the low-side MOSFET driver ON. When the feedback voltage is lower than 70% of the reference voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 30  $\mu$ s, TPS53114 latches OFF both top and bottom MOSFET drivers. This function is enabled approximately 1.7x T<sub>SS</sub> after power-on. The OVP and UVP latch off is reset when EN goes low level.

#### UVLO PROTECTION

TPS53114 has V5FILT under voltage lock out protection (UVLO) that monitors the voltage of V5FILT pin. When the V5FILT voltage is lower than UVLO threshold voltage, the device is shut off. All output drivers are OFF and output discharge is ON. The UVLO is non-latch protection.

#### THERMAL SHUTDOWN

The TPS53114 includes an over temperature protection shut-down feature. If the TPS53114 die temperature exceeds the OTP threshold (typically 150°C), both the high-side and low-side drivers are shut off, the output voltage discharge function is enabled and then the device is shut off until the die temperature drops. Thermal shutdown is a non-latch protection.

## TPS53114 SLVS887B – APRIL 2009 – REVISED OCTOBER 2010

**TYPICAL CHARACTERISTICS** VIN SUPPLY CURRENT **VIN SHUTDOWN CURRENT** vs vs JUNCTION TEMPERATURE JUNCTION TEMPERATURE 600 45 f = 350 kHz VREG5 = ON 40 FSEL = V5FILT V<sub>O</sub> = 1.05 V 500 35  $I_{O(sd)}$  – Shutdown Current –  $\mu A$ I<sub>CC</sub> – Supply Current – μA 400 30 FSEL = GND 25 300 20 200 15 10 100 5 0 0 -50 0 50 100 150 -50 0 50 100 150 T<sub>J</sub> – Junction Temperature – °C T<sub>J</sub> – Junction Temperature – °C G001 G002 Figure 5. Figure 6. TRIP SOURCE CURRENT ٧S JUNCTION TEMPERATURE **VREG5 VOLTAGE** 16 5.110 4200ppm/°C for R<sub>DS(ON)</sub> Compensation 14 5.100 12 l(TRIP) – Source Current – μA 5.090 VREG5 Voltage - V 10 5.080 8 5.070 6 5.060 4 5.050 2 5.040 0 -50 0 50 100 150 -50 0 50 100 150 T<sub>J</sub> – Junction Temperature – °C Temperature - °C G003 Figure 8. Figure 7.

EXAS

ISTRUMENTS

www.ti.com





V<sub>IN</sub> - Input Voltage - V Figure 11.

INSTRUMENTS

Texas

#### **APPLICATION INFORMATION**



Figure 12. Typical Application Circuit at 350-kHz Switching Frequency Selection (FSEL pin = GND)



Figure 13. Typical Application Circuit at 700-kHz Switching Frequency Selection (FSEL pin = V5FILT)



#### **TYPICAL APPLICATION PERFORMANCE**

Typical application performance below was taken from specific application circuits Figure 12 and Figure 13.



Figure 14. SWITCHING FREQUENCY ( $I_0 = 1 A$ ) vs. INPUT VOLTAGE



Figure 16. SWITCHING FREQUENCY vs. OUTPUT CURRENT



Figure 15. SWITCHING FREQUENCY vs. INPUT VOLTAGE





TEXAS INSTRUMENTS

www.ti.com

**TPS53114** 

SLVS887B-APRIL 2009-REVISED OCTOBER 2010





Figure 20. 1.05-V LOAD TRANSIENT RESPONSE



Figure 21. 1.05-V LOAD TRANSIENT RESPONSE



# SLVS887B-APRIL 2009-REVISED OCTOBER 2010



Figure 24. 1.05-V EFFICIENCY vs. OUTPUT CURRENT

**TPS53114** 

FXAS

**ISTRUMENTS** 

www.ti.com

#### **COMPONENT SELECTION**

#### **CHOOSE INDUCTOR**

The inductance value is selected to provide approximately 30% peak to peak ripple current at maximum load. Larger ripple current increases output ripple voltage, improve S/N ratio and contribute to stable operation. L1 can be calculated using Equation 3.

$$L1 = \frac{(V_{IN(max)} - V_O 1)}{I_{L1(ripple)} \bullet f_{SW}} \bullet \frac{V_O 1}{V_{IN(max)}} = \frac{3 \bullet (V_{IN(max)} - V_O 1)}{I_O 1 \bullet f_{SW}} \bullet \frac{V_O 1}{V_{IN(max)}}$$
(3)

The inductors current ratings needs to support both the RMS (thermal) current and the peak (saturation) current. The RMS and peak inductor current can be estimated as follows:

$$I_{L1(ripple)} = \frac{V_{IN(max)} - V_O 1}{L1 \cdot f_{SW}} \cdot \frac{V_O 1}{V_{IN(max)}}$$

$$I_{L1(peak)} = \frac{V_{TRIP}}{R_{DS(ON)}} + I_{L1(ripple)}$$
(4)

$$I_{L1(RMS)} = \sqrt{I_0 1^2 + \frac{1}{12} (I_{L1(ripple)})^2}$$
(6)

Note:

The calculation above shall serve as a general reference. To further improve transient response, the output inductance could be reduced further. This needs to be considered along with the selection of the output capacitor.

#### CHOOSE OUTPUT CAPACITOR

The capacitor value and ESR determines the amount of output voltage ripple and load transient response. Recommend to use ceramic output capacitor.

$$C1 = \frac{\Delta I_{load}^2 \cdot L1}{2 \cdot V_o 1 \cdot \Delta V_{os}}$$
(7)

$$C1 = \frac{\Delta I_{load}^2 \bullet L1}{2 \bullet K \bullet \Delta V_{US}}$$
(8)

Where:

$$K = (V_{IN} - V_O 1) \bullet \frac{T_{on} 1}{T_{ON} 1 + T_{min(off)}}$$
(9)

$$C1 = \frac{I_{L1(ripple)}}{8 \cdot V_O 1_{(ripple)}} \cdot \frac{1}{f_{SW}}$$
(10)

Select the capacitance value greater than the largest value calculated from Equation 7, Equation 8 and Equation 10. The capacitance for C1 should be greater than 66  $\mu$ F.

Where:

- $\Delta V_{OS}$  = The allowable amount of overshoot voltage in load transition
- $\Delta V_{US}$  = The allowable amount of undershoot voltage in load transition
- T<sub>min(off)</sub> = Minimum off time

#### **CHOOSE INPUT CAPACITOR**

The TPS53114 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A minimum  $10-\mu F$  high-quality ceramic capacitor is recommended for the input capacitor. The capacitor voltage rating needs to be greater than the maximum input voltage.



than 10.0 V.

#### CHOOSE BOOTSTRAP CAPACITOR

The TPS53114 requires a bootstrap capacitor from SW to VBST to provide the floating supply for the high-side drivers. A minimum 0.1-µF high-quality ceramic capacitor is recommended. The voltage rating should be greater

#### **CHOOSE VREG5 AND V5FILT CAPACITOR**

The TPS53114 requires both the VREG5 regulator and V5FILT input are bypassed. A minimum 4.7- $\mu$ F high-quality ceramic capacitor must be connected between the VREG5 and GND for proper operation. A minimum 1.0-µF high-quality ceramic capacitor must be connected between the V5FILT and GND for proper operation. Both of these capacitors' voltage ratings should be greater than 10 V.

#### CHOOSE OUTPUT VOLTAGE RESISTORS

The output voltage is set with a resistor divider from output voltage node to the VFBx pin. It is recommended to use 1% tolerance or better resistors. Select R2 between 10 k $\Omega$  and 100 k $\Omega$  and use Equation 11 or Equation 12 to calculate R1.

$$R1 = \left(\frac{V_{o1}}{0.765 + \frac{VFB1_{(ripple)}}{2}} - 1\right) \bullet R2 \qquad (FSEL = GND)$$

$$R1 = \left(\frac{V_{o1}}{0.758 + \frac{VFB1_{(ripple)}}{2}} - 1\right) \bullet R2 \qquad (FSEL = V5FILT)$$

$$(12)$$

Where:

1

VFB1<sub>(ripple)</sub> = Ripple voltage at VFB1

#### CHOOSE RESISTOR SETTING FOR OVER CURRENT LIMIT

``

$$V_{\text{TRIP}} = \left( I_{\text{OCL}} - \frac{(V_{\text{IN}} - V_{\text{O}})}{2 \cdot L1 \cdot f_{\text{sw}}} \cdot \frac{V_{\text{O}}}{V_{\text{IN}}} \right) \cdot R_{\text{DS(ON)}}$$

$$R_{\text{TRIP}} (k\Omega) = \frac{V_{\text{TRIP}} (mV) - V_{\text{OCLoff}}}{V_{\text{OCL}}}$$
(13)

$$I_{\text{TRIP}} (K\Omega) = \frac{I_{\text{TRIP}} (\mu A)}{I_{\text{TRIP}} (\mu A)}$$
(14)

Where:

- $R_{DS(ON)}$  = Low side FET on-resistance
- $I_{TRIP}$  = TRIP pin source current (  $\neq$  10  $\mu$ A )
- $V_{OCL off}$  = Minimum over current limit offset voltage (-20 mV)
- I<sub>OCL</sub> = over current limit

#### **CHOOSE SOFT START CAPACITOR**

Soft start timing equations are as follows:

$$T_{ss} = \frac{C_7 \cdot 0.765}{2e^{-6}} (s) \qquad (FSEL = GND)$$
(15)  
$$T_{ss} = \frac{C_7 \cdot 0.758}{2e^{-6}} (s) \qquad (FSEL = V5FILT)$$
(16)

#### **CHOOSE PACKAGE OPTION**

TPS53114 power dissipation:  

$$P_{d} = f_{SW} \bullet (CiH + CiL) \bullet VREG5 \bullet V_{in(max)}$$
(17)

#### Where:

- $C_{iH}$  = Input capacitor of high side MOSFET
- $C_{iL}$  = Input capacitor of low side MOSFET

Choose package considering the Dissipation Rating table.

TPS53114

SLVS887B-APRIL 2009-REVISED OCTOBER 2010

ISTRUMENTS

EXAS

## LAYOUT SUGGESTIONS

- Keep the input switching current loop as small as possible.
- Place the input capacitor (C3, C6) close to the top switching FET. The output current loop should also be kept as small as possible.
- Keep the SW node as physically small and short as possible as to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections should be brought from the output to the feedback pin (VFB) of the device.
- Keep analog and non-switching components away from switching components.
- Make a single point connection from the signal ground to power ground.
- Do not allow switching current to flow under the device.

## **REVISION HISTORY**

| Changes from Original (April 2009) to Revision A    | Page |
|-----------------------------------------------------|------|
| Updated the list of Features                        | 1    |
| Changes from Revision A (August 2009) to Revision B | Page |
|                                                     |      |

| • | Changed Equation 13 From: I <sub>OCL</sub> + To: I <sub>OCL</sub> | 17 |
|---|-------------------------------------------------------------------|----|
| • | Updated Equation 14 by adding minus V <sub>OCLoff</sub>           | 17 |



#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TPS53114PW       | ACTIVE                | TSSOP        | PW                 | 16   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | Request Free Samples        |
| TPS53114PWP      | ACTIVE                | HTSSOP       | PWP                | 16   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |
| TPS53114PWPR     | ACTIVE                | HTSSOP       | PWP                | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |
| TPS53114PWR      | ACTIVE                | TSSOP        | PW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | Purchase Samples            |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

#### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

TEXAS INSTRUMENTS





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0                                         | Dimension designed to accommodate the component width     |  |  |  |  |  |
|--------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|
| B0                                         | B0 Dimension designed to accommodate the component length |  |  |  |  |  |
| K0                                         | Dimension designed to accommodate the component thickness |  |  |  |  |  |
| W                                          | Overall width of the carrier tape                         |  |  |  |  |  |
| P1 Pitch between successive cavity centers |                                                           |  |  |  |  |  |

| * | All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | TPS53114PWPR               | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
|   | TPS53114PWR                | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53114PWPR | HTSSOP       | PWP             | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| TPS53114PWR  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PWP (R-PDSO-G16)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.





#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

- All linear dimensions are in millimeters. This drawing is subject to change without notice. Β.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated