

SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011

# PMIC FOR E Ink<sup>®</sup> Vizplex<sup>™</sup> ENABLED ELECTRONIC PAPER DISPLAY

Check for Samples: TPS65185

## FEATURES

- Single Chip Power Management Solution for E Ink<sup>®</sup> Vizplex<sup>™</sup> Electronic Paper Displays
- Generates Positive and Negative Gate and Source Driver Voltages and Back-Plane Bias from a Single, Low-Voltage Input Supply
- Supports 9.7 Inch and Larger Panel Size
- 3-V to 6-V Input Voltage Range
- Boost Converter for Positive Rail Base
- Inverting Buck-Boost Converter for Negative Rail Base
- Two Adjustable LDOs for Source Driver Supply
  - LDO1: 15 V, 120 mA (VPOS)
  - LDO2: -15 V, 120 mA (VNEG)
- Accurate Output Voltage Tracking
   VPOS VNEG = ±50 mV
- Two Charge Pumps for Gate Driver Supply
  - CP1: 22 V, 10 mA (VDDH)
  - CP2: -20 V, 12 mA, (VEE)
- Adjustable VCOM Driver for Accurate Panel-Backplane Biasing
  - User Programmable Default
  - 0 V to -5.11 V
  - ± 1.5% accuracy (±10 mV)
  - 9-Bit Control (10-mV Nominal Step Size)

- Active Discharge on All Rails
- Flexible Power-Up and Power Down
   Sequencing
- Integrated 10-Ω, 3.3-V Power Switch for Disabling System Power Rail to E-Ink Panel
- Thermistor Monitoring
  - -10°C to 85°C Temperature Range
  - ±1°C Accuracy from 0°C to 50°C
- I<sup>2</sup>C Serial Interface
  - Slave Address 0x68h
- Package Options:
  - 48-Pin, 0.5 mm Pitch,
     7 mm x 7 mm x 0.9 mm (QFN) RGZ
  - 48-Pin, 0.4 mm Pitch,
    6 mm x 6 mm x 0.9 mm (QFN) RSL

## **APPLICATIONS**

- Power Supply for Active Matrix E Ink<sup>®</sup> Vizplex<sup>™</sup> Panels
- EPD Power Supply
- E-Book Readers
- EPSON<sup>®</sup> S1D13522 (ISIS) Timing Controller
- EPSON<sup>®</sup> S1D13521 (Broadsheet) Timing Controller
- Application Processors With Integrated or Software Timing Controller (OMAP™)

## DESCRIPTION

The TPS65185 is a single-chip power supply designed to for E lnk<sup>®</sup> Vizplex<sup>™</sup> displays used in portable e-reader applications and supports panel sizes up to 9.7 inches and greater. Two high efficiency DC/DC boost converters generate ±16-V rails which are boosted to 22 V and –20 V by two change pumps to provide the gate driver supply for the Vizplex<sup>™</sup> panel. Two tracking LDOs create the ±15-V source driver supplies which support up to 120-mA of output current. All rails are adjustable through the I<sup>2</sup>C interface to accommodate specific panel requirements.

Accurate back-plane biasing is provided by a linear amplifier that can be adjusted from 0 V to -5.11 V with 9-bit control through the serial interface and can source or sink current depending on panel condition. The TPS65185 supports automatic panel kickback voltage measurement which eliminates the need of manual VCOM calibration in the production line. The measurement result can be stored in non-volatile memory to become the new VCOM power-up default value.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

OMAP is a trademark of Texas Instruments.

Vizplex is a trademark of E Ink Corporation.

E Ink is a registered trademark of E Ink Corporation. EPSON is a registered trademark of Seiko Epson Corporation.

# TPS65185

#### SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **DESCRIPTION (CONTINUED)**

TPS65185 is available in two packages, a 48-pin 7x7 mm<sup>2</sup> QFN with 0.5-mm pitch and a 48-pin 6x6 mm<sup>2</sup> QFN with 0.4-mm pitch.



## FUNCTIONAL BLOCK DIAGRAM



## TPS65185

SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011

|--|

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup>                                                                                                    | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------|
| 10°C to 95°C   | RGZ                                                                                                                       | TPS65185RGZR          | TPS65185         |
| -10 C 10 65 C  | T_APACKAGE <sup>(2)</sup> ORDERABLE PART NUMBERTOP-SIDE MARKIN-10°C to 85°CRGZTPS65185RGZRTPS65185RSLTPS65185RSLRTPS65185 | TPS65185              |                  |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

### **DEVICE INFORMATION**



### **TERMINAL FUNCTIONS**<sup>(3)</sup>

| TERMI   | NAL | 1/0 | DESCRIPTION                                                                                                                                                                                                    |  |
|---------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME    | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                    |  |
| VREF    | 1   | 0   | Filter pin for 2.25-V internal reference to ADC                                                                                                                                                                |  |
| INT     | 2   | 0   | Open drain interrupt pin (active low)                                                                                                                                                                          |  |
| VNEG    | 3   | 0   | Negative supply output pin for panel source drivers                                                                                                                                                            |  |
| VNEG_IN | 4   | I   | Input pin for LDO2 (VNEG)                                                                                                                                                                                      |  |
| WAKEUP  | 5   | I   | Wake up pin (active high). Pull this pin high to wake up from sleep mode. IC accepts I <sup>2</sup> C commands after WAKEUP pin is pulled high but power rails remain disabled until PWRUP pin is pulled high. |  |
| DGND    | 6   |     | Digital ground. Connect to ground plane.                                                                                                                                                                       |  |
| INT_LDO | 7   | 0   | Filter pin for 2.7-V internal supply                                                                                                                                                                           |  |

(3) There will be 0-ns, 93.75-µs, 62.52-µs of deglitch for PWRx, WAKEUP, and VCOM\_CTRL, respectively.

Copyright © 2011, Texas Instruments Incorporated



www.ti.com

| TERM      | NAL |     |                                                                                                                                                                                  |
|-----------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO. | 1/0 | DESCRIPTION                                                                                                                                                                      |
| AGND1     | 8   |     | Analog ground for general analog circuitry                                                                                                                                       |
| VNEG_DIS  | 9   | 0   | Discharge pin for VNEG. Connect to VNEG to discharge VNEG to ground whenever the rail is disabled. Leave floating if discharge function is not desired.                          |
| VIN       | 10  | I   | Input power supply to general circuitry                                                                                                                                          |
| N/C       | 11  |     | Not internally connected                                                                                                                                                         |
| VCOM_CTRL | 12  | I   | VCOM enable. Pull this pin high to enable the VCOM amplifier. When pin is pulled low and VN is enabled, VCOM discharge is enabled.                                               |
| N/C       | 13  |     | Not internally connected                                                                                                                                                         |
| VCOM_DIS  | 14  | I   | Discharge pin for VCOM. Connect to ground to discharge VCOM to ground whenever VCOM is disabled. Leave floating if discharge function is not desired.                            |
| VCOM      | 15  | 0   | Filter pin for panel common-voltage driver                                                                                                                                       |
| VCOM_PWR  | 16  | I   | Internal supply input pin to VCOM buffer. Connect to the output of DCDC2.                                                                                                        |
| SCL       | 17  | I   | Serial interface (I <sup>2</sup> C) clock input                                                                                                                                  |
| SDA       | 18  | I/O | Serial interface (I <sup>2</sup> C) data input/output                                                                                                                            |
| VPOS_DIS  | 19  | I   | Discharge pin for VPOS. Connect a resistor from VPOS_DIS to VPOS to discharge VPOS to ground whenever the rail is disabled. Leave floating if discharge function is not desired. |
| N/C       | 20  |     | Not internally connected                                                                                                                                                         |
| PWRUP     | 21  | I   | Power-up pin. Pull this pin high to power-up all output rails.                                                                                                                   |
| PBKG      | 22  |     | Die substrate. Connect to VN (-16 V) with short, wide trace. Wide copper trace will improve heat dissipation.                                                                    |
| PWR_GOOD  | 23  | 0   | Open drain power good output pin. Pin is pulled low when one or more rails are disabled or not in regulation. DCDC1, DCDC2, and VCOM have no effect on this pin.                 |
| VIN_P     | 24  | I   | Input power supply to inverting buck-boost converter (DCDC2)                                                                                                                     |
| VN_SW     | 25  | 0   | Inverting buck-boost converter switch out (DCDC2)                                                                                                                                |
| VN        | 26  | I   | Feedback pin for inverting buck-boost converter (DCDC2) and supply for VNEG LDO and VEE charge pump                                                                              |
| VEE_IN    | 27  | I   | Input supply pin for negative charge pump (CP2) (VEE)                                                                                                                            |
| VEE_DRV   | 28  | 0   | Driver output pin for negative charge pump (CP2)                                                                                                                                 |
| VEE_DIS   | 29  | I   | Discharge pin for VEE. Connect a resistor from VEE _DIS to VEE to discharge VEE to ground whenever the rail is disabled. Leave floating if discharge function is not desired.    |
| VEE_D     | 30  | 0   | Base voltage output pin for negative charge pump (CP2)                                                                                                                           |
| VEE_FB    | 31  | I   | Feedback pin for negative charge pump (CP2)                                                                                                                                      |
| PGND2     | 32  |     | Power ground for CP1 (VDDH) and CP2 (VEE) charge pumps                                                                                                                           |
| VDDH_FB   | 33  | I   | Feedback pin for positive charge pump (CP1)                                                                                                                                      |
| VDDH_D    | 34  | 0   | Base voltage output pin for positive charge pump (CP1)                                                                                                                           |
| VDDH_DIS  | 35  | I   | Discharge pin for VDDH. Connect to VDDH to discharge VDDH to ground whenever the rail is disabled. Leave floating if discharge function is not desired.                          |
| VDDH_DRV  | 36  | 0   | Driver output pin for positive charge pump (CP1)                                                                                                                                 |
| VDDH_IN   | 37  | I   | Input supply pin for positive charge pump (CP1)                                                                                                                                  |
| N/C       | 38  |     | Not internally connected                                                                                                                                                         |
| N/C       | 39  |     | Not internally connected                                                                                                                                                         |
| VB_SW     | 40  | 0   | Boost converter switch out (DCDC1)                                                                                                                                               |
| PGND1     | 41  |     | Power ground for DCDC1                                                                                                                                                           |
| VB        | 42  | I   | Feedback pin for boost converter (DCDC1) and supply for VPOS LDO and VDDH charge pump                                                                                            |
| VPOS_IN   | 43  | I   | Input pin for LDO1 (VPOS)                                                                                                                                                        |
| VPOS      | 44  | 0   | Positive supply output pin for panel source drivers                                                                                                                              |
| VIN3P3    | 45  | I   | Input pin to 3.3-V power switch                                                                                                                                                  |
| V3P3      | 46  | 0   | Output pin of 3.3-V power switch                                                                                                                                                 |

| TERMI    | NAL | 1/0 | DESCRIPTION                                                                                                                                                               |
|----------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | 1/0 | DESCRIPTION                                                                                                                                                               |
| TS       | 47  | I   | Thermistor input pin. Connect a 10k NTC thermistor and a 43k linearization resistor between this pin and AGND.                                                            |
| AGND2    | 48  |     | Reference point to external thermistor and linearization resistor                                                                                                         |
| PowerPad | N/A |     | Power Pad, internally connected to PBKG. Connect to VN with short, wide trace. Wide copper trace will improve heat dissipation. PowerPad must not be connected to ground. |

## **ABSOLUTE MAXIMUM RATINGS**

RUMENTS

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                  |                                                               |                            | VALUE       | UNIT |
|------------------|---------------------------------------------------------------|----------------------------|-------------|------|
|                  | Input voltage range at VIN <sup>(2)</sup> , VIN_P, VIN3P3     |                            | -0.3 to 7   | V    |
|                  | Ground pins to system ground                                  |                            | -0.3 to 0.3 | V    |
|                  | Voltage range at SDA, SCL, WAKEUP, PWRUP, V<br>PWR_GOOD, nINT | -0.3 to 3.6                | V           |      |
|                  | Voltage on VB, VB_SW, VPOS_IN, VPOS_DIS, VE                   | -0.3 to 20                 | V           |      |
|                  | VDDH_DIS                                                      | -0.3 to 30                 | V           |      |
|                  | Voltage on VN, VEE_IN, VCOM_PWR, VNEG_DIS                     | -20 to 0.3                 | V           |      |
|                  | Voltage from VIN_P to VN_SW                                   | -0.3 to 30                 | V           |      |
|                  | Voltage on VCOM_DIS                                           | -5 to 0.3                  | V           |      |
|                  | VEE_DIS                                                       | -30 to 0.3                 | V           |      |
|                  | Peak output current                                           | Internally limited         | mA          |      |
|                  | Continuous total power dissipation                            |                            | 2           | W    |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(3)</sup>         |                            | 23          | °C/W |
| TJ               | Operating junction temperature                                |                            | -10 to 125  | °C   |
| T <sub>A</sub>   | Operating ambient temperature <sup>(4)</sup>                  | -10 to 85                  | °C          |      |
| T <sub>stg</sub> | g Storage temperature                                         |                            | -65 to 150  | °C   |
|                  |                                                               | (HBM) Human body model     | ±2000       | N/   |
|                  | ESD rating                                                    | (CDM) Charged device model | ±500        | v    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

(3) Estimated when mounted on high K JEDEC board per JESD 51-7 with thickness of 1.6 mm, 4 layers, size of 76.2 mm X 114.3 mm, and 2 oz. copper for top and bottom plane. Actual thermal impedance will depend on PCB used in the application.

(4) It is recommended that copper plane in proper size on board be in contact with die thermal pad to dissipate heat efficiently. Thermal pad is electrically connected to PBKG, which is supposed to be tied to the output of buck-boost converter. Thus wide copper trace in the buck-boost output will help heat dissipated efficiently.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                |                                                                                         | MIN | NOM | MAX | UNIT |
|----------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------|
|                | Input voltage range at VIN, VIN_P, VIN3P3                                               | 3   | 3.7 | 6   | V    |
|                | Voltage range at SDA, SCL, WAKEUP, PWRUP, VCOM_CTRL,<br>VDDH_FB, VEE_FB, PWR_GOOD, nINT | 0   |     | 3.6 | V    |
| T <sub>A</sub> | Operating ambient temperature range                                                     | -10 |     | 85  | °C   |
| TJ             | Operating junction temperature range                                                    | -10 |     | 125 | °C   |



www.ti.com

## **RECOMMENDED EXTERNAL COMPONENTS**

| PART NUMBER        | VALUE             | SIZE                   | MANUFACTURER |
|--------------------|-------------------|------------------------|--------------|
| INDUCTORS          |                   |                        |              |
| LQH44PN4R7MP0      | 4.7 μH            | 4 mm x 4 mm x 1.65 mm  | Murata       |
| NR4018T4R7M        | 4.7 μH            | 4 mm x 4 mm x 1.8 mm   | Taiyo Yuden  |
| VLS252015ET-2R2M   | 2.2 μH            | 2 mm x 2.5 mm x 1.5 mm | TDK          |
| NR4012T2R2M        | 2.2 μH            | 4 mm x 4 mm x 1.2 mm   | Taiyo Yuden  |
| CAPACITORS         |                   |                        |              |
| GRM21BC81E475KA12L | 4.7 µF, 25 V, X6S | 805                    | Murata       |
| GRM32ER71H475KA88L | 4.7 µF, 50 V, X7R | 1210                   | Murata       |
| All other caps     | X5R or better     |                        |              |
| DIODES             |                   |                        |              |
| BAS3010            |                   | SOD-323                | Infineon     |
| MBR130T1           |                   | SOD-123                | ON-Semi      |
| BAV99              |                   | SOT-23                 | Fairchild    |
| THERMISTOR         |                   |                        |              |
| NCP18XH103F03RB    | 10 KΩ             | 603                    | Murata       |

## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 3.7 V,  $T_A$  = -10°C to 85°C, Typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                      | PARAMETER                                                   | TEST CONDITIONS                    | MIN  | TYP                | MAX | UNIT |
|----------------------|-------------------------------------------------------------|------------------------------------|------|--------------------|-----|------|
| INPUT VOL            | TAGE                                                        |                                    |      |                    |     |      |
| V <sub>IN</sub>      | Input voltage range                                         |                                    | 3    | 3.7                | 6   | V    |
| V <sub>UVLO</sub>    | Undervoltage lockout threshold                              | V <sub>IN</sub> falling            |      | 2.9                |     | V    |
| V <sub>HYS</sub>     | Undervoltage lockout hysteresis                             | V <sub>IN</sub> rising             |      | 400                |     | mV   |
| INPUT CUP            | RRENT                                                       |                                    |      |                    |     |      |
| lq                   | Operating quiescent current into $V_{IN}$                   | Device switching, no load          |      | 5.5                |     | mA   |
| I <sub>STD</sub>     | Operating quiescent current into $\mathrm{V}_{\mathrm{IN}}$ | Device in standby mode             |      | 130                |     | μA   |
| I <sub>SLEEP</sub>   | Shutdown current                                            | Device in sleep mode               |      | 3.5                | 10  | μA   |
| INTERNAL             | SUPPLIES                                                    |                                    |      |                    |     |      |
| VI <sub>NT_LDO</sub> | Internal supply                                             |                                    |      | 2.7                |     | V    |
| C <sub>INT_LDO</sub> | Nominal output capacitor                                    | Capacitor tolerance ±10%           | 1    | 4.7                |     | μF   |
| V <sub>REF</sub>     | Internal supply                                             |                                    |      | 2.25               |     | V    |
| C <sub>REF</sub>     | Nominal output capacitor                                    | Capacitor tolerance ±10%           | 3.3  | 4.7                |     | μF   |
| DCDC1 (PC            | DSITIVE BOOST REGULATOR)                                    |                                    |      |                    |     |      |
| V <sub>IN</sub>      | Input voltage range                                         |                                    | 3    | 3.7                | 6   | V    |
| PC                   | Power good threshold                                        | Fraction of nominal output voltage |      | 90                 |     | %    |
| F <b>G</b>           | Power good time-out                                         | Not tested in production           |      | 50                 |     | ms   |
| Max.                 | Output voltage range                                        |                                    |      | 16                 |     | V    |
| VOUT                 | DC set tolerance                                            |                                    | -4.5 |                    | 4.5 | %    |
| I <sub>OUT</sub>     | Output current                                              |                                    |      |                    | 250 | mA   |
| R <sub>DS(ON)</sub>  | MOSFET on resistance                                        | V <sub>IN</sub> = 3.7 V            |      | 350                |     | mΩ   |
| L                    | Switch current limit                                        |                                    |      | 1.5 <sup>(1)</sup> |     | А    |
| LIMIT                | Switch current accuracy                                     |                                    | -30  |                    | 30  | %    |
| f <sub>SW</sub>      | Switching frequency                                         |                                    |      | 1                  |     | MHz  |
| L <sub>DCDC1</sub>   | Inductor                                                    |                                    |      | 2.2                |     | μH   |
| C <sub>DCDC1</sub>   | Nominal output capacitor                                    | Capacitor tolerance ±10%           | 1    | 2x4.7              |     | μF   |
| ESR                  | Output capacitor ESR                                        |                                    |      | 20                 |     | mΩ   |

(1) Contact factory for 1-A, 2-A, or 2.5-A option.



#### SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011

# ELECTRICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 3.7 V,  $T_A$  = -10°C to 85°C, Typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                      | PARAMETER                     | TEST CONDITIONS                                              | MIN   | TYP                | MAX    | UNIT |  |
|----------------------|-------------------------------|--------------------------------------------------------------|-------|--------------------|--------|------|--|
| DCDC2 (IN            | VERTING BUCK-BOOST REGULATOR  | R)                                                           | 1     |                    | 1      |      |  |
| V <sub>IN</sub>      | Input voltage range           |                                                              | 3     | 3.7                | 6      | V    |  |
| 50                   | Power good threshold          | Fraction of nominal output voltage                           |       | 90                 |        | %    |  |
| PG                   | Power good time-out           | Not tested in production                                     |       | 50                 |        | ms   |  |
| N                    | Output voltage range          |                                                              |       | -16                |        | V    |  |
| VOUT                 | DC set tolerance              |                                                              | -4.5  |                    | 4.5    | %    |  |
| I <sub>OUT</sub>     | Output current                |                                                              |       |                    | 250    | mA   |  |
| R <sub>DS(ON)</sub>  | MOSFET on resistance          | $V_{IN} = 3.7 V$                                             |       | 350                |        | mΩ   |  |
| h                    | Switch current limit          |                                                              |       | 1.5 <sup>(2)</sup> |        | А    |  |
| LIMIT                | Switch current accuracy       |                                                              | -30   |                    | 30     | %    |  |
| L <sub>DCDC1</sub>   | Inductor                      |                                                              |       | 4.7                |        | μH   |  |
| C <sub>DCDC1</sub>   | Nominal output capacitor      | Capacitor tolerance ±10%                                     | 1     | 3x4.7              |        | μF   |  |
| ESR                  | Capacitor ESR                 |                                                              |       | 20                 |        | mΩ   |  |
| LDO1 (VPOS)          |                               |                                                              |       |                    |        |      |  |
| V <sub>POS_IN</sub>  | Input voltage range           |                                                              | 15.2  | 16                 | 16.8   | V    |  |
| PG                   | Power good threshold          | Fraction of nominal output voltage                           |       | 90                 |        | %    |  |
| 10                   | Power good time-out           | Not tested in production                                     |       | 50                 |        | ms   |  |
| $V_{\text{SET}}$     | Output voltage set value      | V <sub>IN</sub> = 16 V,<br>VSET[2:0] = 0x3h to 0x6h          | 14.25 |                    | 15     | V    |  |
| VINTERVAL            | Output voltage set resolution | V <sub>IN</sub> = 16 V                                       |       | 250                |        | mV   |  |
| V <sub>OUTTOL</sub>  | Output tolerance              | $V_{SET}$ = 15 V, $I_{LOAD}$ = 20 mA                         | -1    |                    | 1      | %    |  |
| V <sub>DROPOUT</sub> | Dropout voltage               | $I_{LOAD} = 120 \text{ mA}$                                  |       |                    | 250    | mV   |  |
| VLOADREG             | Load regulation – DC          | I <sub>LOAD</sub> = 10% to 90%                               |       |                    | 1      | %    |  |
| I <sub>LOAD</sub>    | Load current range            |                                                              |       |                    | 120    | mA   |  |
| I <sub>LIMIT</sub>   | Output current limit          |                                                              | 120   |                    |        | mA   |  |
| P                    | Discharge impedance to ground | Enabled when rail is disabled                                | 800   | 1000               | 1200   | Ω    |  |
| NDIS                 | Mismatch to any other RDIS    |                                                              | -2    |                    | 2      | %    |  |
| C <sub>LDO1</sub>    | Nominal output capacitor      | Capacitor tolerance ±10%                                     | 1     | 4.7                |        | μF   |  |
| LDO2 (VN             | EG)                           |                                                              |       |                    |        |      |  |
| V <sub>NEG_IN</sub>  | Input voltage range           |                                                              | 15.2  | 16                 | 16.8   | V    |  |
| PG                   | Power good threshold          | Fraction of nominal output voltage                           |       | 90                 |        | %    |  |
| FG                   | Power good time-out           | Not tested in production                                     |       | 50                 |        | ms   |  |
| $V_{\text{SET}}$     | Output voltage set value      | V <sub>IN</sub> = -16 V<br>VSET[2:0] = 0x3h to 0x6h          | -15   |                    | -14.25 | V    |  |
| VINTERVAL            | Output voltage set resolution | V <sub>IN</sub> = -16 V                                      |       | 250                |        | mV   |  |
| V <sub>OUTTOL</sub>  | Output tolerance              | $V_{SET} = -15 \text{ V}, \text{ I}_{LOAD} = -20 \text{ mA}$ | -1    |                    | 1      | %    |  |
| V <sub>DROPOUT</sub> | Dropout voltage               | I <sub>LOAD</sub> = 120 mA                                   |       |                    | 250    | mV   |  |
| VLOADREG             | Load regulation – DC          | I <sub>LOAD</sub> = 10% to 90%                               |       |                    | 1      | %    |  |
| I <sub>LOAD</sub>    | Load current range            |                                                              |       |                    | 120    | mA   |  |
| I <sub>LIMIT</sub>   | Output current limit          |                                                              | 180   |                    |        | mA   |  |
| D                    | Discharge impedance to ground | Enabled when rail is disabled                                | 800   | 1000               | 1200   | Ω    |  |
| RDIS                 | Mismatch to any other RDIS    |                                                              | -2    |                    | 2      | %    |  |
| T <sub>SS</sub>      | Soft start time               | Not tested in production                                     |       | 1                  |        | ms   |  |
| C <sub>LDO2</sub>    | Nominal output capacitor      | Capacitor tolerance ±10%                                     | 1     | 4.7                |        | μF   |  |

(2) Contact factory for 1-A, 2-A, or 2.5-A option.

www.ti.com

Texas Instruments

## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN}$  = 3.7 V,  $T_A$  = -10°C to 85°C, Typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                                               | PARAMETER                              | TEST CONDITIONS                                                                                                                                     | MIN   | TYP    | MAX  | UNIT |
|-----------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|------|------|
| LD01 (POS                                     | ) AND LDO2 (VNEG) TRACKING             |                                                                                                                                                     |       |        |      |      |
| V <sub>DIFF</sub>                             | Difference between VPOS and VNEG       | $V_{SET} = \pm 15 \text{ V},$<br>$I_{LOAD} = \pm 20 \text{ mA}, 0^{\circ}\text{C} \text{ to } 60^{\circ}\text{C}$                                   | -50   |        | 50   | mV   |
| VCOM DRI                                      | VER                                    |                                                                                                                                                     |       |        |      |      |
| I <sub>VCOM</sub>                             | Drive current                          |                                                                                                                                                     |       | 15     |      | mA   |
|                                               | Allowed operating range                | Outside this range VCOM is shut down<br>and VCOMF interrupt is set                                                                                  | -5.5  |        | 1    | V    |
| V <sub>COM</sub>                              | Accuracy                               | $\label{eq:VCOM[8:0] = 0x07Dh} (-1.25 \ \text{V}), \ \text{V}_{\text{IN}} = 3.4 \ \text{V} \ \text{to} \ 4.2 \ \text{V}, \ \text{no} \ \text{load}$ | -0.8  |        | 0.8  | 0/   |
| V <sub>COM</sub>                              |                                        | VCOM[8:0] = 0x07Dh (-1.25 V), V <sub>IN</sub> = 3.0 V to 6.0 V, no load                                                                             | -1.5  |        | 1.5  | 70   |
|                                               | Output voltage range                   |                                                                                                                                                     | -5.11 |        | 0    | V    |
| R <sub>IN</sub> I<br>R <sub>DIS</sub> Currory | Resolution                             | 1LSB                                                                                                                                                |       | 10     |      | mV   |
|                                               | Max number of EEPROM writes            | V <sub>COM</sub> calibration                                                                                                                        |       |        | 100  | L .  |
| R <sub>IN</sub>                               | Input impedance, HiZ state             | HiZ = 1                                                                                                                                             | 150   |        |      | MΩ   |
| D                                             | Discharge impedance to ground          | $VCOM_CTRL = low, HiZ = 0$                                                                                                                          | 800   | 1000   | 1200 | Ω    |
| RDIS                                          | Mismatch to any other R <sub>DIS</sub> |                                                                                                                                                     | -2    |        | 2    | %    |
| C <sub>VCOM</sub>                             | Nominal output capacitor               | Capacitor tolerance ±10%                                                                                                                            | 3.3   | 4.7    |      | μF   |
| CP1 (VDDH                                     | I) CHARGE PUMP                         |                                                                                                                                                     |       |        |      |      |
| V <sub>DDH_IN</sub>                           | Input voltage range                    |                                                                                                                                                     | 15.2  | 16     | 16.8 | V    |
| PG                                            | Power good threshold                   | Fraction of nominal output voltage                                                                                                                  |       | 90     |      | %    |
|                                               | Power good time-out                    | Not tested in production                                                                                                                            |       | 50     |      | ms   |
| V <sub>FB</sub>                               | Feedback voltage                       |                                                                                                                                                     |       | 0.998  |      | V    |
|                                               | Accuracy                               | $I_{LOAD} = 2 \text{ mA}$                                                                                                                           | -2    |        | 2    | %    |
| V <sub>DDH_OUT</sub>                          | Output voltage range                   | $V_{SET} = 22 \text{ V}, \text{ I}_{LOAD} = 2 \text{ mA}$                                                                                           | 21    | 22     | 23   | V    |
| I <sub>LOAD</sub>                             | Load current range                     |                                                                                                                                                     |       |        | 10   | mA   |
| f <sub>SW</sub>                               | Switching frequency                    |                                                                                                                                                     |       | 560    |      | KHz  |
| D                                             | Discharge impedance to ground          | Enabled when rail is disabled                                                                                                                       | 800   | 1000   | 1200 | Ω    |
| R <sub>DIS</sub>                              | Mismatch to any other R <sub>DIS</sub> |                                                                                                                                                     | -2    |        | 2    | %    |
| CD                                            | Driver capacitor                       |                                                                                                                                                     |       | 10     |      | nF   |
| Co                                            | Output capacitor                       |                                                                                                                                                     | 1     | 2.2    |      | μF   |
| CP2 (VEE)                                     | NEGATIVE CHARGE PUMP                   |                                                                                                                                                     |       |        |      | -    |
| V <sub>EE IN</sub>                            | Input voltage range                    |                                                                                                                                                     | 15.2  | 16     | 16.8 | V    |
| -                                             | Power good threshold                   | Fraction of nominal output voltage                                                                                                                  |       | 90     |      | %    |
| PG                                            | Power good time-out                    | Not tested in production                                                                                                                            |       | 50     |      | ms   |
|                                               | Feedback voltage                       |                                                                                                                                                     |       | -0.994 |      | V    |
| V <sub>FB</sub>                               | Accuracy                               | $I_{LOAD} = 2 \text{ mA}$                                                                                                                           | -2    |        | 2    | %    |
| V <sub>EE OUT</sub>                           | Output voltage range                   | $V_{SET} = -20 \text{ V}, \text{ I}_{LOAD} = 3 \text{ mA}$                                                                                          | -21   | -20    | -19  | V    |
| ILOAD                                         | Load current range                     |                                                                                                                                                     |       |        | 12   | mA   |
| f <sub>SW</sub>                               | Switching frequency                    |                                                                                                                                                     |       | 560    |      | KHz  |
| -                                             | Discharge impedance to ground          | Enabled when rail is disabled                                                                                                                       | 800   | 1000   | 1200 | Ω    |
| R <sub>DIS</sub>                              | Mismatch to any other R <sub>DIS</sub> |                                                                                                                                                     | -2    |        | 2    | %    |
| CD                                            | Driver capacitor                       |                                                                                                                                                     |       | 10     |      | nF   |
| Co                                            | Nominal output capacitor               | Capacitor tolerance ±10%                                                                                                                            | 1     | 2.2    |      | μF   |

8



#### SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011

## ELECTRICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 3.7 V,  $T_A$  = -10°C to 85°C, Typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                                                                          | PARAMETER                                    | TEST CONDITIONS                                              | MIN | TYP                  | MAX | UNIT |
|--------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------|-----|----------------------|-----|------|
| THERMIST                                                                 | OR MONITOR <sup>(3)</sup>                    |                                                              |     |                      |     |      |
| A <sub>TMS</sub>                                                         | Temperature to voltage ratio                 | Not tested in production                                     |     | -0.0161              |     | V/°C |
| Offset <sub>TMS</sub>                                                    | Offset                                       | Temperature = 0°C                                            |     | 1.575                |     | V    |
| V <sub>TMS HOT</sub>                                                     | Temp hot trip voltage (T = 50°C)             | TEMP_HOT_SET = 0x8C                                          |     | 0.768                |     | V    |
| V <sub>TMS_COOL</sub>                                                    | Temp hot escape voltage (T = $45^{\circ}$ C) | TEMP_COOL_SET = 0x82                                         |     | 0.845                |     | V    |
| V <sub>TMS_MAX</sub>                                                     | Maximum input level                          |                                                              |     | 2.25                 |     | V    |
| R <sub>NTC_PU</sub>                                                      | Internal pull up resistor                    |                                                              |     | 7.307                |     | KΩ   |
| R <sub>LINEAR</sub>                                                      | External linearization resistor              |                                                              |     | 43                   |     | KΩ   |
| ADC <sub>RES</sub>                                                       | ADC resolution                               | Not tested in production, 1 bit                              |     | 16.1                 |     | mV   |
| ADC <sub>DEL</sub>                                                       | ADC conversion time                          | Not tested in production                                     |     | 19                   |     | μs   |
| TMST <sub>TOL</sub>                                                      | Accuracy                                     | Not tested in production                                     | -1  |                      | 1   | LSB  |
| LOGIC LEVELS AND TIMING CHARTERISTICS (SCL, SDA, PWR_GOOD, PWRx, WAKEUP) |                                              |                                                              |     |                      |     |      |
| V <sub>OL</sub>                                                          | Output low threshold level                   | I <sub>O</sub> = 3 mA, sink current<br>(SDA, nINT, PWR_GOOD) |     |                      | 0.4 | V    |
| V <sub>IL</sub>                                                          | Input low threshold level                    |                                                              |     |                      | 0.4 | V    |
| V <sub>IH</sub>                                                          | Input high threshold level                   |                                                              | 1.2 |                      |     | V    |
| I <sub>(bias)</sub>                                                      | Input bias current                           | V <sub>IO</sub> = 1.8 V                                      |     |                      | 1   | μA   |
| +                                                                        | Deglitch time, WAKEUP pin                    | Not tested in production                                     |     | 500                  |     |      |
| <sup>L</sup> deglitch                                                    | Deglitch time, PWRUP pin                     | Not tested in production                                     |     | 400                  |     | μs   |
| t <sub>discharge</sub>                                                   | Discharge delay                              | Not tested in production                                     |     | 100 <sup>(4)</sup>   |     | ms   |
| f <sub>SCL</sub>                                                         | SCL clock frequency                          |                                                              |     |                      | 400 | KHz  |
|                                                                          | I <sup>2</sup> C slave address               | 7-bit address                                                |     | 0x68h <sup>(5)</sup> |     |      |
| OSCILLAT                                                                 | OR                                           |                                                              |     |                      |     |      |
| f <sub>OSC</sub>                                                         | Oscillator frequency                         |                                                              |     | 9                    |     | MHz  |
|                                                                          | Frequency accuracy                           | $T_A = -40^{\circ}C$ to $85^{\circ}C$                        | -10 |                      | 10  | %    |
| THERMAL                                                                  | SHUTDOWN                                     |                                                              |     |                      |     |      |
| T <sub>SHTDWN</sub>                                                      | Thermal trip point                           |                                                              |     | 150                  |     | °C   |
|                                                                          | Thermal hysteresis                           |                                                              |     | 20                   |     | °C   |

(3) 10-kΩ Murata NCP18XH103F03RB thermistor (1%) in parallel with a linearization resistor (43 kΩ, 1%) are used at TS pin for panel temperature measurement.

(4) Contact factory for 50-ms, 200-ms or 400-ms option.

(5) Contact factory for alternate address of 0x48h.

## SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011



INRUSH CURRENT @ VIN = 3.7 V, CIN = 100  $\mu\text{F}$ 



Figure 3.

 $\label{eq:VIN} \begin{array}{l} \text{SWITCHING WAVE FORMS, VN} \\ \text{V}_{\text{IN}} = 3 \text{ V}, \text{ R}_{\text{LOAD, VPOS}} = 330 \ \Omega, \text{ R}_{\text{LOAD, VNEG}} = 330 \ \Omega, \\ \text{ No Load on VDDH, VEE} \end{array}$ 



Figure 5.



INRUSH CURRENT @ V<sub>IN</sub> = 5 V, C<sub>IN</sub> = 100  $\mu\text{F}$ 



 $\label{eq:VIN} \begin{array}{l} \text{SWITCHING WAVE FORMS, VB} \\ \text{V}_{\text{IN}} = 3 \ \text{V}, \ \text{R}_{\text{LOAD, VPOS}} = 330 \ \Omega, \ \text{R}_{\text{LOAD, VNEG}} = 330 \ \Omega, \\ \text{No Load on VDDH, VEE} \end{array}$ 



Figure 6.





Texas

**INSTRUMENTS** 

**TYPICAL CHARACTERISTICS (continued)** 







SWITCHING WAVE FORMS, VN  $V_{IN}$  = 5 V,  $R_{LOAD, VPOS}$  = 330  $\Omega$ ,  $R_{LOAD, VNEG}$  = 330  $\Omega$ , No Load on VDDH, VEE









Figure 8.

SWITCHING WAVE FORMS, VB  $V_{IN} = 5 V, R_{LOAD, VPOS} = 330 \Omega, R_{LOAD, VNEG} = 330 \Omega$ No Load on VDDH, VEE





VB DCDC EFFICIENCY, T = 25°C

Texas INSTRUMENTS

10

150 175

12

### SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011

www.ti.com



# TPS65185



SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011

#### www.ti.com

XAS







Figure 20.





www.ti.com

### MODES OF OPERATION

The TPS65185 has three modes of operation, SLEEP, STANDBY, and ACTIVE. SLEEP mode is the lowest-power mode in which all internal circuitry is turned off. In STANDBY, all power rails are shut down but the device is ready to accept commands through the I<sup>2</sup>C interface. In ACTIVE mode one or more power rails are enabled.

#### SLEEP

This is the lowest power mode of operation. All internal circuitry is turned off, registers are reset to default values and the device does not respond to I<sup>2</sup>C communications. TPS65185 enters SLEEP mode whenever WAKEUP pin is pulled low.

#### STANDBY

In STANDBY all internal support circuitry is powered up and the device is ready to accept commands through the I<sup>2</sup>C interface but none of the power rails are enabled. The device enters STANDBY mode when the WAKEUP pin is pulled high and either the PWRUP pin is pulled low or the STANDBY bit is set. The device also enters STANDBY mode if input Under Voltage Lock Out (UVLO), positive boost Under Voltage (VB\_UV), or inverting buck-boost Under Voltage (VN\_UV) is detected, thermal shutdown occurs, or the PROG bit is set (see VCOM calibration).

### ACTIVE

The device is in ACTIVE mode when any of the output rails are enabled and no fault condition is present. This is the normal mode of operation while the device is powered up.

### MODE TRANSISITONS

#### $\textbf{SLEEP} \rightarrow \textbf{ACTIVE}$

WAKEUP pin is pulled high with PWRUP pin high. Rails come up in the order defined by the UPSEQx registers (OK to tie WAKEUP and PWRUP pin together).

#### $\textbf{SLEEP} \rightarrow \textbf{STANDBY}$

WAKEUP pin is pulled high with PWRUP pin low. Rails will remain powered down.

#### $\textbf{STANDBY} \rightarrow \textbf{ACTIVE}$

WAKEUP pin is high and PWRRUP pin is pulled high (rising edge) or the ACTIVE bit is set. Output rails will power up in the order defined by the UPSEQx registers.

#### $\textbf{ACTIVE} \rightarrow \textbf{STANDBY}$

WAKEUP pin is high and STANDBY bit is set or PWRUP pin is pulled low (falling edge). Rails are shut down in the order defined by DWNSEQx registers. Device also enters STANDBY in the event of Thermal Shut Down (TSD), Under Voltage Lock Out (UVLO), positive boost or inverting buck-boost Under Voltage (UV), VCOM fault (VCOMF), or when the PROG bit is set (see VCOM calibration).

#### $\textbf{STANDBY} \rightarrow \textbf{SLEEP}$

WAKEUP pin is pulled low while none of the output rails are enabled.

#### $\textbf{ACTIVE} \rightarrow \textbf{SLEEP}$

WAKEUP pin is pulled low while at least one output rail is enabled. Rails are shut down in the order defined by DWNSEQx registers.



SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011



Figure 22. Global State Diagram



www.ti.com

## WAKE-UP AND POWER UP SEQUENCING

The power-up/down order and timing is defined by user register settings. The default settings support the E Ink<sup>®</sup> Vizplex<sup>™</sup> panel and typically do not need to be changed.

In SLEEP mode the TPS65185 is completely turned off, the I<sup>2</sup>C registers are reset, and the device does not accept any I<sup>2</sup>C transaction. Pull the WAKEUP pin high with the PWRUP pin low and the device enters STANDBY mode which enables the I<sup>2</sup>C interface. Write to the UPSEQ0 register to define the order in which the output rails are enabled at power-up and to the UPSEQ1 registers to define the power-up delays between rails. Finally, set the ACTIVE bit in the ENABLE register to '1' to execute the power-up sequence and bring up all power rails. Alternatively pull the PWRUP pin high (rising edge).

After the ACTIVE bit has been set, the negative boost converter (VN) is powered up first, followed by the positive boost (VB). The positive boost enable is gated by the internal power-good signal of the negative boost. Once VB is in regulation, it issues an internal power-good signal and after delay time UDLY1 has expired, STROBE1 is issued. The rail assigned to STROBE1 will power up next and after its power-good signal has been asserted and delay time UDLY2 has expired, STROBE2 is issued. The sequence continues until STROBE4 has occurred and the last rail has been enabled.

To power-down the device, set the STANDBY bit of the ENABLE register to '1' or pull the PWRUP pin low (falling edge) and the TPS65185 will power down in the order defined by DWNSEQx registers. The delay times DDLY2, DDLY3, and DDLY4 are weighted by a factor of DFCTR which allows the user to space out the power-down of the rails to avoid crossing during discharge. DFCTR is located in register DWNSEQ1. The positive boost (VB) is shut down together with the last rail at STROBE4. However, the negative boost (VN) remains up and running for another 100 ms (discharge delay) to allow complete discharge of all rails. After the discharge delay, VN is powered down and the device enters STANDBY or SLEEP mode, depending on the WAKEUP pin.

If either the ACTIVE bit is set or the PWRUP pin is pulled high while the device is powering down, the power-down sequence (STROBE1-4) is completed first, followed by a power-up sequence. VB and VN may or may not be powered down and the discharge delay may be cut short depending on the relative timing of STROBE4 to the new power-up event.

During power-up, if the STANDBY bit is set or the PWRUP pin is pulled low, the power-up sequence is aborted and the power-down sequence starts immediately.

## DEPENDENCIES BETWEEN RAILS

Charge pumps, LDOs, and VCOM driver are dependent on the positive and inverting buck-boost converters and several dependencies exist that affect the power-up sequencing. These dependencies are listed below.

- 1. Inverting buck-boost (DCDC2) must be in regulation before positive boost (DCDC1) can be enabled. Internally, DCDC1 enable is gated by DCDC2 power good.
- 2. Positive boost (DCDC1) must be in regulation before LDO2 (VNEG) can be enabled. Internally LDO2 enable is gated DCDC1 power-good.
- 3. Positive boost (DCDC1) must be in regulation before VCOM can be enabled; Internally VCOM enable is gated by DCDC1 power good.
- 4. Positive boost (DCDC1) must be in regulation before negative charge pump (CP2) can be enabled. Internally CP2 enable is gated by DCDC1 power good.
- 5. Positive boost (DCDC1) must be in regulation before positive charge pump (CP1) can be enabled. Internally CP1 enable is gated by DCDC1 power good.
- 6. LDO2 must be in regulation before LDO1 can be enabled. Internally LDO1 enable is gated by LDO2 power good.



#### SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011



TOP: Power-up sequence is defined by assigning strobes to individual rails. STROBE1 is the first strobe to occur after ACTIVE bit is set and STROBE4 is the last event in the sequence. Strobes are assigned to rails in UPSEQ0 register and delays between STROBES are defined in UPSEQ1 register.

BOTTOM: Power-down sequence is independent of power-up sequence. Strobes and delay times for power down sequence are set in DWNSEQ0 and DWNSEQ1 register.

#### Figure 23. Power-Up and Power-Down Sequence

NSTRUMENTS www.ti.com

**FEXAS** 



(1) Minimum delay time between WAKEUP rising edge and IC rady to accept I 2C transaction .

In this example the first power-up sequence is started by pulling the PWRUP pin high (rising edge). Power-down is initiated by pulling the WAKEUP pin low (device enters SLEEP mode). The 2nd power-up sequence is initiated by pulling the WAKEUP pin high while the PWRUP pin is also high (power up from SLEEP to ACTIVE).

#### Figure 24. Power-Up and Power-Down Timing Diagram

### SOFTSTART

TPS65185 supports soft-start for all rails, i.e. inrush current is limited during startup of DCDC1, DCDC2, LDO1, LDO2, CP1 and CP2. If DCDC1 or DCDC2 are unable to reach power-good status within 50 ms, the corresponding UV flag is set in the interrupt registers, the interrupt pin is pulled low, and the device enters STANDBY mode. LDO1, LDO2, positive and negative charge pumps also have a 50-ms power-good time-out limit. If either rail is unable to power up within 50 ms after it has been enabled, the corresponding UV flag is set and the interrupt pin is pulled low. However, the device will remain in ACTIVE mode in this case.

## ACTIVE DISCHARGE

TPS65185 provides low-impedance discharge paths for the display power rails (VEE, VNEG, VPOS, VDDH, and VCOM) which are enabled whenever the corresponding rail is disabled. The discharge paths are connected to the rails on the PCB which allows adding external resistors to customize the discharge time. However, external resistors are not required.

Active discharge remains enabled for 100 ms after the last rail has been disabled (STROBE4 has been executed). During this time the negative boost converter (VN) remains up. After the discharge delay, VN is shut down and the device enters STANDBY or SLEEP mode, depending on the state of the WAKEUP pin.



### **VPOS/VNEG SUPPLY TRACKING**

LDO1 (VPOS) and LDO2 (VNEG) track each other in a way that they are of opposite sign but same magnitude. The sum of VLDO1 and VLOD2 is guaranteed to be < 50 mV.

### V3P3 POWER SWITCH

The integrated power switch is used to cut the 3.3-V supply to the EPD panel and is controlled through the V3P3\_EN pin of the ENABLE register. In SLEEP mode the switch is automatically turned off and its output is discharged to ground. The default power-up state is OFF. To turn the switch ON, set the V3P3\_ENbit to 1.

### VCOM ADJUSTMENT

VCOM is the output of a power-amplifier with an output voltage range of 0 V to -5.11 V, adjustable in 10-mV steps. In a typical application VCOM is connected to the VCOM terminal of the EPD panel and the amplifier is controlled through the VCOM\_CTRL pin. With VCOM\_CTRL high, the amplifier drives the VCOM pin to the voltage specified by the VCOM1 and VCOM2 register. When pulled low, the amplifier turns off and VCOM is actively discharged to ground through VCOM\_DIS pin. If active discharge is not desired, simply leave the VCOM\_DIS pin open.

For ease of design, the VCOM\_CTRL pin may also be tied to the battery or IO supply. In this case, VCOM is enabled with STROBE4 during the power-up sequence and disabled on STROBE1 of the power-down sequence. Therefore VCOM is the last rail to be enabled and the first to be disabled.

### KICK-BACK VOLTAGE MEASUREMENT

TPS65185 can perform a voltage measurement on the VCOM pin to determine the kick-back voltage of the panel. This allows in-system calibration of VCOM. To perform a kick-back voltage measurement, follow these steps:

- Pull the WAKEUP pin and the PWRUP pin high to enable all output rails.
- Set the HiZ bit in the VCOM2 register. This puts the VCOM pin in a high-impedance state.
- Drive the panel with the Null waveform. Refer to E-Ink specification for detail.
- Set the ACQ bit in the VCOM2 register to 1. This starts the measurement routine.
- When the measurement is complete, the ACQC (Acquisition Complete) bit in the INT1 register is set and the nINT pin is pulled low.
- The measurement result is stored in the VCOM[8:0] bits of the VCOM1 and VCOM2 register.

Please note that the measurement result is not automatically programmed into non-volatile memory. Changing the power-up default is described in the following paragraph.

### STORING THE VCOM POWER-UP DEFAULT VALUE IN MEMORY

The power-up default value of VCOM can be user-set and programmed into non-volatile memory. To do so, write the default value to the VCOM[8:0] bits of the VCOM1 and VCOM2 register, then set the PROG bit in VCOM2 register to 1. First, all power rails are shut-down, then the VCOM[8:0] value is committed to non-volatile memory such that it becomes the new power-up default. Once programming is complete, the PRGC bit in the INT1 register is set and the nINT pin is pulled low. To verify that the new value has been saved properly, first write the VCOM[8:0] bits to 0x000h, then pull the WAKEUP pin low. After the WAKEUP pin is pulled back high, read the VCOM[8:0] bits to verify that the new default value is correct.





Figure 25. Block Diagram of VCOM Circuit



#### SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011



Figure 26. VCOM Calibration Flow

TPS65185

SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011



www.ti.com

## FAULT HANDLING AND RECOVERY

The TPS65185 monitors input and output voltages and die temperature and will take action if operating conditions are outside normal limits. Whenever the TPS65185 encounters:

- Thermal Shutdown (TSD)
- Positive Boost Under Voltage (VB\_UV)
- Inverting Buck-Boost Under Voltage (VN\_UV)
- Input Under Voltage Lock Out (UVLO)

it shuts down all power rails and enters STANDBY mode. Shut-down follows the order defined by DWNSEQx registers. The exception is VCOM fault witch leads to immediate shutdown of all rails. Once a fault is detected, the PWR\_GOOD and nINT pins are pulled low and the corresponding interrupt bit is set in the interrupt register. Power rails cannot be re-enabled unless the interrupt bits have been cleared by reading the INT1 and INT2 register. Alternatively, toggling the WAKEUP pin also resets the interrupt bits. As the PWRUP input is edge sensitive, the host must toggle the PWRUP pin to re-enable the rails through GPIO control, i.e. it must bring the PWRUP pin low before asserting it again. Alternatively rails can be re-enabled through the I<sup>2</sup>C interface.

Whenever the TPS65185 encounters under-voltage on VNEG (VNEG\_UV), VPOS (VPOS\_UV), VEE (VEE\_UV) or VDDH (VDDH\_UV), rails are not shut down but the PWR\_GOOD and nINT is pulled low with the corresponding interrupt bit set. The device remains in ACTIVE mode and recovers automatically once the fault has been removed.

### POWER GOOD PIN

The power good pin (PWR\_GOOD) is an open drain output that is pulled high (by an external pull-up resistor) when all four power rails (CP1, CP2, LDO1, LDO2) are in regulation and is pulled low if any of the rails encounters a fault or is disabled. PWR\_GOOD remains low if one of the rails is not enabled by the host and only after all rails are in regulation PWR\_GOOD is released to HiZ state (pulled up by external resistor).

### **INTERRUPT PIN**

The interrupt pin (nINT) is an open drain output that is pulled low whenever one or more of the INT1 or INT2 bits are set. The nINT pin is released (returns to HiZ state) and fault bits are cleared once the register with the set bit has been read by the host. If the fault persists, the nINT pin will be pulled low again after a maximum of 32 µs.

Interrupt events can be masked by re-setting the corresponding enable bit in the INT\_EN1 and INT\_EN2 register, i.e. the user can determine which events cause the nINT pin to be pulled low. The status of the enable bits affects the nINT pin only and has no effect on any of the protection and monitoring circuits or the INT1/INT2 bits themselves.

Note that persisting faults such as thermal shutdown can cause the nINT pin to be pulled low for an extended period of time which can keep the host in a loop trying to resolve the interrupt. If this behavior is not desired, set the corresponding mask bit after receiving the interrupt and keep polling the INT1/INT2 register to see when the fault condition has disappeared. After the fault is resolved, unmask the interrupt bit again.

## PANEL TEMPERATURE MONITORING

The TPS65185 provides circuitry to bias and measure an external Negative Temperature Coefficient Resistor (NTC) to monitor the display panel temperature in a range from -10°C to 85°C with and accuracy of ±1°C from 0°C to 50°C. Temperature measurement must be triggered by the controlling host and the last temperature reading is always stored in the TMST\_VALUE register. Interrupts are issued when the temperature exceeds the programmable HOT, or drops below the programmable COLD threshold, or when the temperature has changed by more than a user-defined threshold from the baseline value. Details are explained under "HOT, COLD, and temperature-change interrupts".



### NTC BIAS CIRCUIT

Figure 27 below shows the block diagram of the NTC bias and measurement circuit. The NTC is biased from an internally generated 2.25-V reference voltage through an integrated 7.307-K $\Omega$  bias resistor. A 43-k $\Omega$  resistor is connected parallel to the NTC to linearize the temperature response curve. The circuit is designed to work with a nominal 10-k $\Omega$  NTC and achieves accuracy of ±1°C from 0°C to 50°C. The voltage drop across the NTC is digitized by a 10-bit SAR ADC and translated into an 8-bit two's complement by digital per Table 1.

| TEMPERATURE | TMST_VALUE[7:0] |
|-------------|-----------------|
| < -10°C     | 1111 0110       |
| -10°C       | 1111 0110       |
| -9°C        | 1111 0111       |
|             |                 |
| -2°C        | 1111 1110       |
| -1°C        | 1111 1111       |
| 0°C         | 0000 0000       |
| 1°C         | 0000 0001       |
| 2°C         | 0000 0010       |
|             |                 |
| 25°C        | 0001 1001       |
|             |                 |
| 85°C        | 0101 0101       |
| > 85°C      | 0101 0101       |

| Table 1. | ADC | Output | Value vs | Term | perature |
|----------|-----|--------|----------|------|----------|
|----------|-----|--------|----------|------|----------|



Figure 27. NTC Bias and Measurement Circuit

A temperature measurement is triggered by setting the READ\_THERM bit of the TMST1 register to 1.During the A/D conversion the CONV\_END bit of the TMST1 register reads '0', otherwise it reads '1'. At the end of the A/D conversion the EOC bit in the INT2 register is set and the temperature value is available in the TMST\_VALUE register.

## HOT, COLD, AND TEMPERATURE-CHANGE INTERRUPTS

Each temperature acquisition is compared against the programmable TMST\_HOT and TMST\_COLD thresholds and to the baseline temperature, to determine if the display is within allowed operating temperature range and if the temperature has changed by more than a user-defined threshold since the last update. The first temperature reading after the WAKEUP pin has been pulled high automatically becomes the baseline temperature. Any subsequent reading is compared against the baseline temperature. If the difference is equal or greater than the threshold value, an interrupt is issued (DTX bit in register INT1 is set to '1') and the latest value becomes the new baseline. If the difference is less than the threshold value, no action is taken. The threshold value is defined by DT[1:0] bits in the TMST1 register and has a default value of  $\pm 2^{\circ}$ C. In summary:

- When the temperature is equal or less than the TMST\_COLD[3:0] threshold, the TMST\_COLD interrupt bit of the INT1 register is set, and the nINT pin is pulled low.
  - When the temperature is greater than TMST\_COLD but lower then TMST\_HOT, no action is taken.



- When the temperature is equal or greater than the TMST\_HOT[3:0] threshold, the TMST\_HOT interrupt bit of the INT1 register is set, and the nINT pin is pulled low.
- If the last temperature is different from the baseline temperature by ±2°C (default) or more, the DTX interrupt bit of the INT1 register is set. The latest temperature becomes the new baseline temperature. Please note that by default the DTX interrupt is disabled, i.e. the nINT pin is not pulled low unless the DTX\_EN bit was previously set high.
- If the last temperature change is less than ±2°C (default), no action is taken.

## TYPICAL APPLICATION OF THE TEMPERATURE MONITOR

In a typical application the temperature monitor and interrupts are used in the following manner:

- After the WAKEUP pin has been pulled high, the Application Processor (AP) writes 0x80h to the TMST1 register (address 0x0Dh). This starts the temperature measurement.
- The AP waits for the EOC interrupt. Alternatively the AP can poll the CONV\_END bit in register TMST1. This will notify the AP that the A/D conversion is complete and the new temperature reading is available in the TMST\_VALUE register (address (0x00h).
- The AP reads the temperature value from the TMST\_VALUE register (address (0x00h).
- If the temperature changes by ±2°C (default) or more from the first reading, the processor is notified by the DTX interrupt. The A/P may or may not decide to select a different set of wave forms to drive the panel.
- If the temperature is outside the allowed operating range of the panel, the processor is notified by the THOT and TCOLD interrupts, respectively. It may or may not decide to continue with the page update.
- Once an over/under temperature has been detected, the AP should reset the TMST\_HOT\_EN or TMST\_COLD\_EN bits, respectively, to avoid the nINT pin to be continuously pulled low. The TMST\_HOT and TMST\_COLD interrupt bits then should be polled continuously, to determine when the panel temperature recovers to the normal operating range. Once the temperature has recovered, the TMST\_HOT\_EN or TMST\_COLD\_EN bits should be set to '1' again and normal operation can resume.

## I<sup>2</sup>C BUS OPERATION

The TPS65185 hosts a slave  $I^2C$  interface that supports data rates up to 400 kbit/s and auto-increment addressing and is compliant to  $I^2C$  standard 3.0.



Figure 28. Subaddress in I<sup>2</sup>C Transmission

The I<sup>2</sup>C Bus is a communications link between a controller and a series of slave terminals. The link is established using a two-wire bus consisting of a serial clock signal (SCL) and a serial data signal (SDA). The serial clock is sourced from the controller in all cases where the serial data line is bi-directional for data communication between the controller and the slave terminals. Each device has an open drain output to transmit data on the serial data line. An external pull-up resistor must be placed on the serial data line to pull the drain output high during data transmission.

Data transmission is initiated with a start bit from the controller as shown in Figure 30. The start condition is recognized when the SDA line transitions from high to low during the high portion of the SCL signal. Upon reception of a start bit, the device will receive serial data on the SDA input and check for valid address and control information. If the appropriate slave address bits are set for the device, then the device will issue an acknowledge pulse and prepare to receive the register address. Depending on the R/nW bit, the next byte received from the master is written to the addressed register (R/nW = 0) or the device responds with 8-bit data from the register (R/nW = 1). Data transmission is completed by either the reception of a stop condition or the



#### SLVSAQ8B-FEBRUARY 2011-REVISED OCTOBER 2011

reception of the data word sent to the device. A stop condition is recognized as a low to high transition of the SDA input during the high portion of the SCL signal. All other transitions of the SDA line must occur during the low portion of the SCL signal. An acknowledge is issued after the reception of valid address, sub-address and data words. The I<sup>2</sup>C interfaces will auto-sequence through register addresses, so that multiple data words can be sent for a given I<sup>2</sup>C transmission. Reference Figure 29 and Figure 30 for deail.



Figure 31. I<sup>2</sup>C Data Transmission Timing

## DATA TRANSMISSION TIMING

 $V_{BAT}$  = 3.6 V ±5%,  $T_A$  = 25°C,  $C_L$  = 100 pF (unless otherwise noted)

|                                              | PARAMETER                                        | TEST CONDITIONS | MIN | TYP MAX | UNIT  |  |
|----------------------------------------------|--------------------------------------------------|-----------------|-----|---------|-------|--|
| f <sub>(SCL)</sub>                           | Serial clock frequency                           |                 | 100 | 400     | KHz   |  |
|                                              | Hold time (repeated) START condition. After this | SCL = 100 KHz   | 4   |         | μs    |  |
| <sup>I</sup> HD;STA period, the              | period, the first clock pulse is generated.      | SCL = 400 KHz   | 600 |         | ns    |  |
| t <sub>LOW</sub> LOW period of the SCL clock |                                                  | SCL = 100 KHz   | 4.7 |         | - 115 |  |
|                                              | LOW period of the SCL clock                      | SCL = 400 KHz   | 1.3 |         | μs    |  |
|                                              | LUCL seried of the COL sleets                    | SCL = 100 KHz   | 4   |         | μs    |  |
| <sup>t</sup> HIGH                            | HIGH period of the SCL clock                     | SCL = 400 KHz   | 600 |         | ns    |  |
|                                              |                                                  | SCL = 100 KHz   | 4.7 |         | μs    |  |
| I <sub>SU;STA</sub>                          | Set-up time for a repeated START condition       | SCL = 400 KHz   | 600 |         | ns    |  |
|                                              | Data hald the                                    | SCL = 100 KHz   | 0   | 3.45    | μs    |  |
| <sup>τ</sup> HD;DAT                          | Data hold time                                   | SCL = 400 KHz   | 0   | 900     | ns    |  |
| t <sub>SU;DAT</sub> Da                       | Data set-up time                                 | SCL = 100 KHz   | 250 |         | ns    |  |
|                                              |                                                  | SCL = 400 KHz   | 100 |         |       |  |
|                                              |                                                  | SCL = 100 KHz   |     | 1000    |       |  |
| τ <sub>r</sub>                               | Rise time of both SDA and SCL signals            | SCL = 400 KHz   |     | 300     |       |  |
|                                              | Fell time of both CDA and COL signals            | SCL = 100 KHz   |     | 300     | ns    |  |
| τ <sub>f</sub>                               | Fail time of both SDA and SCL signals            | SCL = 400 KHz   |     | 300     |       |  |
|                                              |                                                  | SCL = 100 KHz   | 4   |         | μs    |  |
| ISU;STO                                      | Set-up time for STOP condition                   | SCL = 400 KHz   | 600 |         | ns    |  |
|                                              |                                                  | SCL = 100 KHz   | 4.7 |         |       |  |
| t <sub>BUF</sub> Bus Free Time Be            | Bus Free Time Between Stop and Start Condition   | SCL = 400 KHz   | 1.3 |         | μs    |  |
|                                              | Pulse width of spikes which mst be suppressed    | SCL = 100 KHz   | n/a | n/a     |       |  |
| t <sub>SP</sub>                              | by the input filter                              | SCL = 400 KHz   | 0   | 50      | ns    |  |
| 0                                            | Connective load for each hus line                | SCL = 100 KHz   |     | 400     |       |  |
| Cb                                           | Capacitive load for each bus line                | SCL = 400 KHz   |     | 400     | р⊢    |  |

www.ti.com

www.ti.com

### **REGISTER ADDRESS MAP**

| REGISTER | ADDRESS (HEX) | NAME       | DEFAULT<br>VALUE | DESCRIPTION                         |
|----------|---------------|------------|------------------|-------------------------------------|
| 0        | 0x00          | TMST_VALUE | N/A              | Thermistor value read by ADC        |
| 1        | 0x01          | ENABLE     | N/A              | Enable/disable bits for regulators  |
| 2        | 0x02          | VADJ       | N/A              | VPOS/VNEG voltage adjustment        |
| 3        | 0x03          | VCOM1      | N/A              | Voltage settings for VCOM           |
| 4        | 0x04          | VCOM2      | N/A              | Voltage settings for VCOM + control |
| 5        | 0x05          | INT_EN1    | N/A              | Interrupt enable group1             |
| 6        | 0x06          | INT_EN2    | N/A              | Interrupt enable group2             |
| 7        | 0x07          | INT1       | N/A              | Interrupt group1                    |
| 8        | 0x08          | INT2       | N/A              | Interrupt group2                    |
| 9        | 0x09          | UPSEQ0     | N/A              | Power-up strobe assignment          |
| 10       | 0x0A          | UPSEQ1     | N/A              | Power-up sequence delay times       |
| 11       | 0x0B          | DWNSEQ0    | N/A              | Power-down strobe assignment        |
| 12       | 0x0C          | DWNSEQ1    | N/A              | Power-down sequence delay times     |
| 13       | 0x0D          | TMST1      | N/A              | Thermistor configuration            |
| 14       | 0x0E          | TMST2      | N/A              | Thermistor hot temp set             |
| 15       | 0x0F          | PG         | N/A              | Power good status each rails        |
| 16       | 0x10          | REVID      | N/A              | Device revision ID information      |

## THERMISTOR READOUT (TMST\_VALUE)

Address - 0x00h

| DATA BIT    | D7  | D6              | D5  | D4  | D3  | D2  | D1  | D0  |
|-------------|-----|-----------------|-----|-----|-----|-----|-----|-----|
| FIELD NAME  |     | TMST_VALUE[7:0] |     |     |     |     |     |     |
| READ/WRITE  | R   | R               | R   | R   | R   | R   | R   | R   |
| RESET VALUE | N/A | N/A             | N/A | N/A | N/A | N/A | N/A | N/A |

| FIELD NAME      | BIT DEFINITION       |
|-----------------|----------------------|
|                 | Temperature read-out |
|                 | 1111 0110 – < -10°C  |
|                 | 1111 0110 – -10°C    |
|                 | 1111 0111 – -9°C     |
|                 |                      |
|                 | 1111 1110 – -2°C     |
|                 | 1111 1111 – -1 °C    |
| TMST_VALUE[7:0] | 0000 0000 – 0 °C     |
|                 | 0000 0001 – 1°C      |
|                 | 0000 0010 – 2°C      |
|                 |                      |
|                 | 0001 1001 – 25°C     |
|                 |                      |
|                 | 0101 0101 – 85°C     |
|                 | 0101 0101 – > 85°C   |



www.ti.com

# ENABLE (ENABLE)

Address - 0x01h

| DATA BIT    | D7     | D6      | D5      | D4      | D3      | D2      | D1     | D0      |
|-------------|--------|---------|---------|---------|---------|---------|--------|---------|
| FIELD NAME  | ACTIVE | STANDBY | V3P3_EN | VCOM_EN | VDDH_EN | VPOS_EN | VEE_EN | VNEG_EN |
| READ/WRITE  | R/W    | R/W     | R/W     | R/W     | R/W     | R/W     | R/W    | R/W     |
| RESET VALUE | 0      | 0       | 0       | 0       | 0       | 0       | 0      | 0       |

| FIELD NAME | BIT DEFINITION <sup>(1)</sup>                                                              |
|------------|--------------------------------------------------------------------------------------------|
|            | STANDBY to ACTIVE transition bit                                                           |
|            | 1 – Transition from STANDBY to ACTIVE mode. Rails power up as defined by UPSEQx registers  |
| ACTIVE     | 0 – no effect                                                                              |
|            | NOTE: After transition bit is cleared automatically                                        |
|            | STANDBY to ACTIVE transition bit                                                           |
| STANDBY    | 1 – Transition from STANDBY to ACTIVE mode. Rails power up as defined by DWNSEQx registers |
| STANDBY    | 0 – no effect                                                                              |
|            | NOTE: After transition bit is cleared automatically. STANDBY bit has priority over AVTIVE. |
|            | VIN3P3 to V3P3 switch enable                                                               |
| V3P3_EN    | 1 – switch is ON                                                                           |
|            | 0 – switch is OFF                                                                          |
|            | VCOM buffer enable                                                                         |
| VCOM_EN    | 1 – enabled                                                                                |
|            | 0 – disabled                                                                               |
|            | VDDH charge pump enable                                                                    |
| VDDH_EN    | 1 – enabled                                                                                |
|            | 0 – disabled                                                                               |
|            | VPOS LDO regulator enable                                                                  |
|            | 1 – enabled                                                                                |
| VPOS_EN    | 0 – disabled                                                                               |
|            | NOTE: VPOS cannot be enabled before VNEG is enabled.                                       |
|            | VEE charge pump enable                                                                     |
| VEE_EN     | 1 – enabled                                                                                |
|            | 0 – disabled                                                                               |
|            | VNEG LDO regulator enable                                                                  |
|            | 1 – enabled                                                                                |
|            | 0 – disabled                                                                               |
|            | NOTE: When VNEG is disabled VPOS will also be disabled.                                    |

(1) Enable bits always reflect actual status of the corresponding rail.



www.ti.com

# VOLTAGE ADJUSTMENT REGISTER (VADJ)

Address – 0x02h

| DATA BIT    | D7       | D6       | D5       | D4       | D3       | D2              | D1              | D0              |
|-------------|----------|----------|----------|----------|----------|-----------------|-----------------|-----------------|
| FIELD NAME  | not used |                 | VSET[2:0]       |                 |
| READ/WRITE  | R/W      | R/W      | R/W      | R/W      | R        | R/W             | R/W             | R/W             |
| RESET VALUE | 0        | 0        | 1        | 0        | 0        | 0 <sup>E2</sup> | 1 <sup>E2</sup> | 1 <sup>E2</sup> |

| FIELD NAME | BIT DEFINITION                |
|------------|-------------------------------|
| not used   | N/A                           |
|            | VPOS and VNEG voltage setting |
|            | 000 - not valid               |
|            | 001 - not valid               |
|            | 010 - not valid               |
| VSET[2:0]  | 011 - ±15.000 V               |
|            | 100 - ±14.750 V               |
|            | 101 - ±14.500 V               |
|            | 110 - ±14.250 V               |
|            | 111 - reserved                |

## VCOM 1 (VCOM1)

Address – 0x03h

| DATA BIT    | D7              | D6              | D5              | D4              | D3  | D2  | D1  | D0  |
|-------------|-----------------|-----------------|-----------------|-----------------|-----|-----|-----|-----|
| FIELD NAME  |                 | VCOM [7:0]      |                 |                 |     |     |     |     |
| READ/WRITE  | R/W             | R/W             | R/W             | R/W             | R/W | R/W | R/W | R/W |
| RESET VALUE | 0 <sup>E2</sup> | 1 <sup>E2</sup> | 1 <sup>E2</sup> | 1 <sup>E2</sup> | 1   | 1   | 0   | 1   |

| FIELD NAME | BIT DEFINITION                                                        |
|------------|-----------------------------------------------------------------------|
| VCOM[7:0]  | VCOM voltage, least significant byte. See VCOM2 register for details. |



www.ti.com

## VCOM 2 (VCOM2)

Address – 0x04h

| DATA BIT    | D7  | D6   | D5  | D4  | D3     | D2       | D1       | D0              |
|-------------|-----|------|-----|-----|--------|----------|----------|-----------------|
| FIELD NAME  | ACQ | PROG | HiZ | AVG | i[1:0] | not used | not used | VCOM[8]         |
| READ/WRITE  | R/W | R/W  | R/W | R/W | R/W    | R/W      | R/W      | R/W             |
| RESET VALUE | 0   | 0    | 0   | 0   | 0      | 1        | 0        | 0 <sup>E2</sup> |

| FIELD NAME | BIT DEFINITION                                                                                                                                                        |  |  |  |  |  |  |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|            | Kick-back voltage acquisition bit                                                                                                                                     |  |  |  |  |  |  |
|            | 1 – starts kick-back voltage measurement routine                                                                                                                      |  |  |  |  |  |  |
| ACQ        | 0 – no effect                                                                                                                                                         |  |  |  |  |  |  |
|            | NOTE: After measurement is complete bit is cleared automatically and measurement result is reflected in VCOM[8:0] bits.                                               |  |  |  |  |  |  |
|            | VCOM programming bit                                                                                                                                                  |  |  |  |  |  |  |
| PROG       | 1 – VCOM[8:0] value is committed to non-volatile memory and becomes new power-up default                                                                              |  |  |  |  |  |  |
| 1100       | 0 – no effect                                                                                                                                                         |  |  |  |  |  |  |
|            | NOTE: After programming bit is cleared automatically and TPS65185 will enter STANDBY mode.                                                                            |  |  |  |  |  |  |
|            | VCOM HiZ bit                                                                                                                                                          |  |  |  |  |  |  |
| HiZ        | 1 – VCOM pin is placed into hi-impedance state to allow VCOM measurement                                                                                              |  |  |  |  |  |  |
|            | 0 – VCOM amplifier is connected to VCOM pin                                                                                                                           |  |  |  |  |  |  |
|            | Number of acquisitions that is averaged to a single kick-back voltage measurement                                                                                     |  |  |  |  |  |  |
|            | 00 – 1x                                                                                                                                                               |  |  |  |  |  |  |
|            | 01 – 2x                                                                                                                                                               |  |  |  |  |  |  |
| AVG[1:0]   | 10 – 4x                                                                                                                                                               |  |  |  |  |  |  |
|            | 11 – 8x                                                                                                                                                               |  |  |  |  |  |  |
|            | NOTE: When the ACQ bit is set, the state machine repeat the A/D conversion of the kick-back voltage AVD[1:0] times and returns a single, averaged, value to VCOM[8:0] |  |  |  |  |  |  |
| not used   | N/A                                                                                                                                                                   |  |  |  |  |  |  |
| not used   | N/A                                                                                                                                                                   |  |  |  |  |  |  |
|            | VCOM voltage adjustment                                                                                                                                               |  |  |  |  |  |  |
|            | VCOM = VCOM[8:0] x -10 mV in the range from 0 mV to -5.110 V                                                                                                          |  |  |  |  |  |  |
|            | 0x000h – 0 0000 0000 – -0 mV                                                                                                                                          |  |  |  |  |  |  |
|            | 0x001h – 0 0000 0001 – -10 mV                                                                                                                                         |  |  |  |  |  |  |
|            | 0x002h – 0 0000 0010 – -20 mV                                                                                                                                         |  |  |  |  |  |  |
| VCON[0.0]  |                                                                                                                                                                       |  |  |  |  |  |  |
|            | 0x07Dh - 0 0111 11011250 mV                                                                                                                                           |  |  |  |  |  |  |
|            |                                                                                                                                                                       |  |  |  |  |  |  |
|            | 0x1FEh – 1 1111 1110 – -5100 mV                                                                                                                                       |  |  |  |  |  |  |
|            | 0x1FFh – 1 1111 1111 – -5110 mV                                                                                                                                       |  |  |  |  |  |  |

www.ti.com

# INTERRUPT ENABLE 1 (INT\_EN1)

Address – 0x05h

| DATA BIT    | D7     | D6     | D5     | D4              | D3               | D2      | D1      | D0      |
|-------------|--------|--------|--------|-----------------|------------------|---------|---------|---------|
| FIELD NAME  | DTX_EN | TSD_EN | HOT_EN | TMST_HOT<br>_EN | TMST_COLD<br>_EN | UVLO_EN | ACQC_EN | PRGC_EN |
| READ/WRITE  | R      | R/W    | R/W    | R/W             | R/W              | R/W     | R       | R       |
| RESET VALUE | 0      | 1      | 1      | 1               | 1                | 1       | 1       | 1       |

| FIELD NAME   | BIT DEFINITION <sup>(1)</sup>              |
|--------------|--------------------------------------------|
|              | Panel temperature-change interrupt enable  |
| DTX_EN       | 1 – enabled                                |
|              | 0 – disabled                               |
|              | Thermal shutdown interrupt enable          |
| TSD_EN       | 1 – enabled                                |
|              | 0 – disabled                               |
|              | Thermal shutdown early warning enable      |
| HOT_EN       | 1 – enabled                                |
|              | 0 – disabled                               |
|              | Thermistor hot interrupt enable            |
| TMST_HOT_EN  | 1 – enabled                                |
|              | 0 – disabled                               |
|              | Thermistor cold interrupt enable           |
| TMST_COLD_EN | 1 – enabled                                |
|              | 0 – disabled                               |
|              | VIN under voltage detect interrupt enable  |
| UVLO_EN      | 1 – enabled                                |
|              | 0 – disabled                               |
|              | VCOM acquisition complete interrupt enable |
| ACQC_EN      | 1 – enabled                                |
|              | 0 – disabled                               |
|              | VCOM programming complete interrupt enable |
| PRGC_EN      | 1 – enabled                                |
|              | 0 – disabled                               |

(1) Enabled means nINT pin is pulled low when interrupt occurs. Disabled means nINT pin is not pulled low when interrupt occurs.



www.ti.com

# INTERRUPT ENABLE 2 (INT\_EN2)

Address – 0x06h

| DATA BIT    | D7     | D6       | D5      | D4       | D3      | D2      | D1       | D0    |
|-------------|--------|----------|---------|----------|---------|---------|----------|-------|
| FIELD NAME  | VBUVEN | VDDHUVEN | VNUV_EN | VPOSUVEN | VEEUVEN | VCOMFEN | VNEGUVEN | EOCEN |
| READ/WRITE  | R/W    | R/W      | R/W     | R/W      | R/W     | R/W     | R/W      | R/W   |
| RESET VALUE | 1      | 1        | 1       | 1        | 1       | 1       | 1        | 1     |

| FIELD NAME | BIT DEFINITION <sup>(1)</sup>                                        |
|------------|----------------------------------------------------------------------|
|            | Positive boost converter under voltage detect interrupt enable       |
| VBUVEN     | 1 – enabled                                                          |
|            | 0 – disabled                                                         |
|            | VDDH under voltage detect interrupt enable                           |
| VDDHUVEN   | 1 - enabled                                                          |
|            | 0 - disabled                                                         |
|            | Inverting buck-boost converter under voltage detect interrupt enable |
| VNUVEN     | 1 – enabled                                                          |
|            | 0 – disabled                                                         |
|            | VPOS under voltage detect interrupt enable                           |
| VPOSUVEN   | 1 – enabled                                                          |
|            | 0 – disabled                                                         |
|            | VEE under Voltage detect interrupt enable                            |
| VEEUVEN    | 1 – enabled                                                          |
|            | 0 – disabled                                                         |
|            | VCOM FAULT interrupt enable                                          |
| VCOMFEN    | 1 - enabled                                                          |
|            | 0 - disabled                                                         |
|            | VNEG under Voltage detect interrupt enable                           |
| VNEGUVEN   | 1 – enabled                                                          |
|            | 0 – disabled                                                         |
|            | Temperature ADC end of conversion interrupt enable                   |
| EOCEN      | 1 – enabled                                                          |
|            | 0 – disabled                                                         |

(1) Enabled means nINT pin is pulled low when interrupt occurs. Disabled means nINT pin is not pulled low when interrupt occurs.



## **INTERRUPT 1 (INT1)**

Address – 0x07h

www.ti.com

| DATA BIT    | D7  | D6  | D5  | D4       | D3        | D2   | D1   | D0   |
|-------------|-----|-----|-----|----------|-----------|------|------|------|
| FIELD NAME  | DTX | TSD | HOT | TMST_HOT | TMST_COLD | UVLO | ACQC | PRGC |
| READ/WRITE  | R   | R   | R   | R        | R         | R    | R    | R    |
| RESET VALUE | 0   | N/A | N/A | N/A      | N/A       | N/A  | 0    | 0    |

| FIELD NAME | BIT DEFINITION                                                         |
|------------|------------------------------------------------------------------------|
|            | Panel temperature-change interrupt                                     |
| DTX        | 1 – temperature has changed by 3 deg or more over previous reading     |
|            | 0 – no significance                                                    |
|            | Thermal shutdown interrupt                                             |
| TSD        | 1 – chip is in over-temperature shutdown                               |
|            | 0 – no fault                                                           |
|            | Thermal shutdown early warning                                         |
| НОТ        | 1 – chip is approaching over-temperature shutdown                      |
|            | 0 – no fault                                                           |
|            | Thermistor hot interrupt                                               |
| TMST_HOT   | 1 – thermistor temperature is equal or greater than TMST_HOT threshold |
|            | 0 – no fault                                                           |
|            | Thermistor cold interrupt                                              |
| TMST_COLD  | 1 - thermistor temperature is equal or less than TMST_COLD threshold   |
|            | 0 – no fault                                                           |
|            | VIN under voltage detect interrupt                                     |
| UVLO       | 1 – input voltage is below UVLO threshold                              |
|            | 0 – no fault                                                           |
|            | VCOM acquisition complete                                              |
| ACQC       | 1 – VCOM measurement is compete                                        |
|            | 0 – no significance                                                    |
|            | VCOM programming complete                                              |
| PRGC       | 1 – VCOM programming is complete                                       |
|            | 0 – no significance                                                    |



www.ti.com

# **INTERRUPT 2 (INT2)**

Address – 0x08h

| DATA BIT    | D7    | D6      | D5    | D4      | D3     | D2    | D1      | D0  |
|-------------|-------|---------|-------|---------|--------|-------|---------|-----|
| FIELD NAME  | VB_UV | VDDH_UV | VN_UV | VPOS_UV | VEE_UV | VCOMF | VNEG_UV | EOC |
| READ/WRITE  | R     | R       | R     | R       | R      | R     | R       | R   |
| RESET VALUE | N/A   | N/A     | N/A   | N/A     | N/A    | N/A   | N/A     | N/A |

| FIELD NAME | BIT DEFINITION                                                       |
|------------|----------------------------------------------------------------------|
|            | Positive boost converter under voltage detect interrupt              |
| VB_UV      | 1 – under-voltage on DCDC1 detected                                  |
|            | 0 – no fault                                                         |
|            | VDDH under voltage detect interrupt                                  |
| VDDH_UV    | 1 – under-voltage on VDDH charge pump detected                       |
|            | 0 – no fault                                                         |
|            | Inverting buck-boost converter under voltage detect interrupt        |
| VN_UV      | 1 – under-voltage on DCDC2 detected                                  |
|            | 0 – no fault                                                         |
|            | VPOS under voltage detect interrupt                                  |
| VPOS_UV    | 1 – under-voltage on LDO1(VPOS) detected                             |
|            | 0 – no fault                                                         |
|            | VEE under Voltage detect interrupt                                   |
| VEE_UV     | 1 – under-voltage on VEE charge pump detected                        |
|            | 0 – no fault                                                         |
|            | VCOM fault detection                                                 |
| VCOMF      | 1 – fault on VCOM detected (VCOM is outside normal operating range)  |
|            | 0 – no fault                                                         |
|            | VNEG under Voltage detect interrupt                                  |
| VNEG_UV    | 1 – under-voltage on LDO2(VNEG) detected                             |
|            | 0 – no fault                                                         |
|            | ADC end of conversion interrupt                                      |
| EOC        | 1 – ADC conversion is complete (temperature acquisition is complete) |
|            | 0 – no significance                                                  |



www.ti.com

# POWER UP SEQUENCE REGISTER 0 (UPSEQ0)

Address – 0x09h

| DATA BIT    | D7              | D6              | D5              | D4              | D3              | D2              | D1              | D0              |
|-------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| FIELD NAME  | VDDH_UP[1:0]    |                 | VPOS_UP[1:0]    |                 | VEE_UP[1:0]     |                 | VNEG_UP[1:0]    |                 |
| READ/WRITE  | R/W             |
| RESET VALUE | 1 <sup>E2</sup> | 1 <sup>E2</sup> | 1 <sup>E2</sup> | 0 <sup>E2</sup> | 0 <sup>E2</sup> | 1 <sup>E2</sup> | 0 <sup>E2</sup> | 0 <sup>E2</sup> |

| FIELD NAME   | BIT DEFINITION           |  |  |  |  |  |  |
|--------------|--------------------------|--|--|--|--|--|--|
|              | VDDH power-up order      |  |  |  |  |  |  |
|              | 00 – power up on STROBE1 |  |  |  |  |  |  |
| VDDH_UP[1:0] | 01 – power up on STROBE2 |  |  |  |  |  |  |
|              | 10 – power up on STROBE3 |  |  |  |  |  |  |
|              | 11 – power up on STROBE4 |  |  |  |  |  |  |
|              | VPOS power-up order      |  |  |  |  |  |  |
|              | 00 – power up on STROBE1 |  |  |  |  |  |  |
| VPOS_UP[1:0] | 01 – power up on STROBE2 |  |  |  |  |  |  |
|              | 10 – power up on STROBE3 |  |  |  |  |  |  |
|              | 11 – power up on STROBE4 |  |  |  |  |  |  |
|              | VEE power-up order       |  |  |  |  |  |  |
|              | 00 – power up on STROBE1 |  |  |  |  |  |  |
| VEE_UP[1:0]  | 01 – power up on STROBE2 |  |  |  |  |  |  |
|              | 10 – power up on STROBE3 |  |  |  |  |  |  |
|              | 11 – power up on STROBE4 |  |  |  |  |  |  |
|              | VNEG power-up order      |  |  |  |  |  |  |
| VNEG_UP[1:0] | 00 – power up on STROBE1 |  |  |  |  |  |  |
|              | 01 – power up on STROBE2 |  |  |  |  |  |  |
|              | 10 – power up on STROBE3 |  |  |  |  |  |  |
|              | 11 – power up on STROBE4 |  |  |  |  |  |  |







NSTRUMENTS

Texas

# POWER UP SEQUENCE REGISTER 1 (UPSEQ1)

Address – 0x0Ah

| DATA BIT    | D7              | D6              | D5              | D4              | D3              | D2              | D1              | D0              |
|-------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| FIELD NAME  | UDLY4[1:0]      |                 | UDLY3[1:0]      |                 | UDLY2[1:0]      |                 | UDLY1[1:0]      |                 |
| READ/WRITE  | R/W             |
| RESET VALUE | 0 <sup>E2</sup> | 1 <sup>E2</sup> |

| FIELD NAME | BIT DEFINITION                                                                          |  |  |  |  |  |
|------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|
|            | DLY4 delay time set; defines the delay time from STROBE3 to STROBE4 during power-up.    |  |  |  |  |  |
|            | 00 – 3 ms                                                                               |  |  |  |  |  |
| UDLY4[1:0] | 01 – 6 ms                                                                               |  |  |  |  |  |
|            | 10 – 9 ms                                                                               |  |  |  |  |  |
|            | 11 – 12 ms                                                                              |  |  |  |  |  |
|            | DLY3 delay time set; defines the delay time from STROBE2 to STROBE3 during power-up.    |  |  |  |  |  |
|            | 00 – 3 ms                                                                               |  |  |  |  |  |
| UDLY3[1:0] | 01 – 6 ms                                                                               |  |  |  |  |  |
|            | 10 – 9 ms                                                                               |  |  |  |  |  |
|            | 11 – 12 ms                                                                              |  |  |  |  |  |
|            | DLY2 delay time set; defines the delay time from STROBE1 to STROBE2 during power-up.    |  |  |  |  |  |
|            | 00 – 3 ms                                                                               |  |  |  |  |  |
| UDLY2[1:0] | 01 – 6 ms                                                                               |  |  |  |  |  |
|            | 10 – 9 ms                                                                               |  |  |  |  |  |
|            | 11 – 12 ms                                                                              |  |  |  |  |  |
|            | DLY1 delay time set; defines the delay time from VN_PG high to STROBE1 during power-up. |  |  |  |  |  |
|            | 00 – 3 ms                                                                               |  |  |  |  |  |
| UDLY1[1:0] | 01 – 6 ms                                                                               |  |  |  |  |  |
|            | 10 – 9 ms                                                                               |  |  |  |  |  |
|            | 11 – 12 ms                                                                              |  |  |  |  |  |



## POWER DOWN SEQUENCE REGISTER 0 (DWNSEQ0)

Address – 0x0Bh

www.ti.com

| DATA BIT    | D7              | D6              | D5              | D4              | D3              | D2              | D1              | D0              |
|-------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| FIELD NAME  | VDDH_DWN[1:0]   |                 | VPOS_DWN[1:0]   |                 | VEE_DWN[1:0]    |                 | VNEG_DWN[1:0]   |                 |
| READ/WRITE  | R/W             |
| RESET VALUE | 0 <sup>E2</sup> | 0 <sup>E2</sup> | 0 <sup>E2</sup> | 1 <sup>E2</sup> | 1 <sup>E2</sup> | 1 <sup>E2</sup> | 1 <sup>E2</sup> | 0 <sup>E2</sup> |

| FIELD NAME    | BIT DEFINITION             |  |  |  |  |  |
|---------------|----------------------------|--|--|--|--|--|
|               | VDDH power-down order      |  |  |  |  |  |
|               | 00 – power down on STROBE1 |  |  |  |  |  |
| VDDH_DWN[1:0] | 01 – power down on STROBE2 |  |  |  |  |  |
|               | 10 – power down on STROBE3 |  |  |  |  |  |
|               | 11 – power down on STROBE4 |  |  |  |  |  |
|               | VPOS power-down order      |  |  |  |  |  |
|               | 00 – power down on STROBE1 |  |  |  |  |  |
| VPOS_DWN[1:0] | 01 – power down on STROBE2 |  |  |  |  |  |
|               | 10 – power down on STROBE3 |  |  |  |  |  |
|               | 11 – power down on STROBE4 |  |  |  |  |  |
|               | VEE power-down order       |  |  |  |  |  |
|               | 00 – power down on STROBE1 |  |  |  |  |  |
| VEE_DWN[1:0]  | 01 – power down on STROBE2 |  |  |  |  |  |
|               | 10 – power down on STROBE3 |  |  |  |  |  |
|               | 11 – power down on STROBE4 |  |  |  |  |  |
|               | VNEG power-down order      |  |  |  |  |  |
| VNEG_DWN[1:0] | 00 – power down on STROBE1 |  |  |  |  |  |
|               | 01 – power down on STROBE2 |  |  |  |  |  |
|               | 10 – power down on STROBE3 |  |  |  |  |  |
|               | 11 – power down on STROBE4 |  |  |  |  |  |

www.ti.com

# POWER DOWN SEQUENCE REGISTER 1 (DWNSEQ1)

Address – 0x0Ch

| DATA BIT    | D7              | D6              | D5              | D4              | D3              | D2              | D1              | D0              |
|-------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| FIELD NAME  | DDLY4[1:0]      |                 | DDLY3[1:0]      |                 | DDLY2[1:0]      |                 | DDLY1           | DFCTR           |
| READ/WRITE  | R/W             |
| RESET VALUE | 1 <sup>E2</sup> | 1 <sup>E2</sup> | 1 <sup>E2</sup> | 0 <sup>E2</sup> |

| FIELD NAME | BIT DEFINITION                                                                            |
|------------|-------------------------------------------------------------------------------------------|
|            | DLY4 delay time set; defines the delay time from STROBE3 to STROBE4 during power-down.    |
|            | 00 – 6 ms                                                                                 |
| DDLY4[1:0] | 01 – 12 ms                                                                                |
|            | 10 – 24 ms                                                                                |
|            | 11 – 48 ms                                                                                |
|            | DLY3 delay time set; defines the delay time from STROBE2 to STROBE3 during power-down.    |
|            | 00 – 6 ms                                                                                 |
| DDLY3[1:0] | 01 – 12 ms                                                                                |
|            | 10 – 24 ms                                                                                |
|            | 11 – 4 8ms                                                                                |
|            | DLY2 delay time set; defines the delay time from STROBE1 to STROBE2 during power-down.    |
|            | 00 – 6 ms                                                                                 |
| DDLY2[1:0] | 01 – 12 ms                                                                                |
|            | 10 – 24 ms                                                                                |
|            | 11 – 48 ms                                                                                |
|            | DLY2 delay time set; defines the delay time from WAKEUP low to STROBE1 during power-down. |
| DDLY1      | 0 – 3 ms                                                                                  |
|            | 1 – 6 ms                                                                                  |
|            | At power-down delay time DLY2[1:0], DLY3[1:0], DLY4[1:0] are multiplied with DFCTR[1:0]   |
| DFCTR      | 0 – 1x                                                                                    |
|            | 1 – 16x                                                                                   |



www.ti.com

# **THERMISTOR REGISTER 1 (TMST1)**

Address - 0x0Dh

| DATA BIT    | D7         | D6       | D5       | D4       | D3       | D2       | D1  | D0    |
|-------------|------------|----------|----------|----------|----------|----------|-----|-------|
| FIELD NAME  | READ_THERM | not used | CONV_END | not used | not used | not used | DT  | [1:0] |
| READ/WRITE  | R/W        | R/W      | R        | R/W      | R/W      | R/W      | R/W | R/W   |
| RESET VALUE | 0          | 0        | 1        | 0        | 0        | 0        | 0   | 0     |

| FIELD NAME | BIT DEFINITION                                                                                                                                                                                                                |  |  |  |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|            | Read thermistor value                                                                                                                                                                                                         |  |  |  |  |
|            | 1 – initiates temperature acquisition                                                                                                                                                                                         |  |  |  |  |
| READ_THERM | 0 – no effect                                                                                                                                                                                                                 |  |  |  |  |
|            | NOTE: Bit is self-cleared after acquisition is completed                                                                                                                                                                      |  |  |  |  |
| not used   | N/A                                                                                                                                                                                                                           |  |  |  |  |
|            | ADC conversion done flag                                                                                                                                                                                                      |  |  |  |  |
| CONV_END   | 1 – conversion is finished                                                                                                                                                                                                    |  |  |  |  |
|            | 0 – conversion is not finished                                                                                                                                                                                                |  |  |  |  |
| not used   | N/A                                                                                                                                                                                                                           |  |  |  |  |
| not used   | N/A                                                                                                                                                                                                                           |  |  |  |  |
|            | Panel temperature-change interrupt threshold                                                                                                                                                                                  |  |  |  |  |
|            | 00 – 2°C                                                                                                                                                                                                                      |  |  |  |  |
|            | 01 – 3°C                                                                                                                                                                                                                      |  |  |  |  |
| DT[1:0]    | 10 – 4°C                                                                                                                                                                                                                      |  |  |  |  |
|            | 11 – 5°C                                                                                                                                                                                                                      |  |  |  |  |
|            | DTX interrupt is issued when difference between most recent temperature reading and baseline temperature is equal to or greater than threshold value. See "HOT, COLD, and temperature-change interrupts" section for details. |  |  |  |  |



www.ti.com

# THERMISTOR REGISTER 2 (TMST2)

Address – 0x0Eh

| DATA BIT    | D7             | D6  | D5  | D4  | D3            | D2  | D1  | D0  |
|-------------|----------------|-----|-----|-----|---------------|-----|-----|-----|
| FIELD NAME  | TMST_COLD[3:0] |     |     |     | TMST_HOT[3:0] |     |     |     |
| READ/WRITE  | R/W            | R/W | R/W | R/W | R/W           | R/W | R/W | R/W |
| RESET VALUE | 0              | 1   | 1   | 1   | 1             | 0   | 0   | 0   |

| FIELD NAME      | BIT DEFINITION                                                                                  |  |  |  |  |  |  |
|-----------------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                 | Thermistor COLD threshold                                                                       |  |  |  |  |  |  |
|                 | 0000 – -7°C                                                                                     |  |  |  |  |  |  |
|                 | 0001 – -6°C                                                                                     |  |  |  |  |  |  |
|                 | 0010 – -5°C                                                                                     |  |  |  |  |  |  |
|                 | 0011 – -4°C                                                                                     |  |  |  |  |  |  |
|                 | 0100 – -3°C                                                                                     |  |  |  |  |  |  |
|                 | 0101 – -2°C                                                                                     |  |  |  |  |  |  |
|                 | 0110 – -1°C                                                                                     |  |  |  |  |  |  |
|                 | 0111 – 0°C                                                                                      |  |  |  |  |  |  |
| TMST_COLD [3:0] | 1000 – 1°C                                                                                      |  |  |  |  |  |  |
|                 | 1001 – 2°C                                                                                      |  |  |  |  |  |  |
|                 | 1010 – 3°C                                                                                      |  |  |  |  |  |  |
|                 | 1011 – 4°C                                                                                      |  |  |  |  |  |  |
|                 | 1100 – 5°C                                                                                      |  |  |  |  |  |  |
|                 | 1101 – 6°C                                                                                      |  |  |  |  |  |  |
|                 | 1110 – 7°C                                                                                      |  |  |  |  |  |  |
|                 | 1111 – 8°C                                                                                      |  |  |  |  |  |  |
|                 | NOTE: An interrupt is issued when thermistor temperature is equal or less than COLD threshold   |  |  |  |  |  |  |
|                 | Thermistor HOT threshold                                                                        |  |  |  |  |  |  |
|                 | 0000 – 42°C                                                                                     |  |  |  |  |  |  |
|                 | 0001 – 43°C                                                                                     |  |  |  |  |  |  |
|                 | 0010 – 44°C                                                                                     |  |  |  |  |  |  |
|                 | 0011 – 45°C                                                                                     |  |  |  |  |  |  |
|                 | 0100 – 46°C                                                                                     |  |  |  |  |  |  |
|                 | 0101 – 47°C                                                                                     |  |  |  |  |  |  |
|                 | 0110 – 48°C                                                                                     |  |  |  |  |  |  |
| TMST HOT [3:0]  | 0111 – 49°C                                                                                     |  |  |  |  |  |  |
|                 | 1000 – 50°C                                                                                     |  |  |  |  |  |  |
|                 | 1001 – 51°C                                                                                     |  |  |  |  |  |  |
|                 | 1010 – 52°C                                                                                     |  |  |  |  |  |  |
|                 | 1011 – 53°C                                                                                     |  |  |  |  |  |  |
|                 | 1100 – 54°C                                                                                     |  |  |  |  |  |  |
|                 | 1101 – 55°C                                                                                     |  |  |  |  |  |  |
|                 | 1110 – 56°C                                                                                     |  |  |  |  |  |  |
|                 | 1111 – 57°C                                                                                     |  |  |  |  |  |  |
|                 | NOTE: An interrupt is issued when thermistor temperature is equal or greater than HOT threshold |  |  |  |  |  |  |

www.ti.com

## POWER GOOD STATUS (PG)

Address – 0x0Fh

| DATA BIT    | D7    | D6      | D5    | D4      | D3     | D2       | D1      | D0       |
|-------------|-------|---------|-------|---------|--------|----------|---------|----------|
| FIELD NAME  | VB_PG | VDDH_PG | VN_PG | VPOS_PG | VEE_PG | not used | VNEG_PG | not used |
| READ/WRITE  | R     | R       | R     | R       | R      | R        | R       | R        |
| RESET VALUE | 0     | 0       | 0     | 0       | 0      | 0        | 0       | 0        |

| FIELD NAME | BIT DEFINITION <sup>(1)</sup>                           |
|------------|---------------------------------------------------------|
|            | Positive boost converter power good                     |
| VB_PG      | 1 – DCDC1 is in regulation                              |
|            | 0 – DCDC1 is not in regulation or turned off            |
|            | VDDH power good                                         |
| VDDH_PG    | 1 – VDDH charge pump is in regulation                   |
|            | 0 – VDDH charge pump is not in regulation or turned off |
|            | Inverting buck-boost power good                         |
| VN_PG      | 1 – DCDC2 is in regulation                              |
|            | 0 – DCDC2 is not in regulation or turned off            |
|            | VPOS power good                                         |
| VPOS_PG    | 1 – LDO1(VPOS) is in regulation                         |
|            | 0 – LDO1(VPOS) is not in regulation or turned off       |
|            | VEE power good                                          |
| VEE_PG     | 1 – VEE charge pump is in regulation                    |
|            | 0 – VEE charge pump is not in regulation or turned off  |
| not used   | N/A                                                     |
|            | VNEG power good                                         |
| VNEG_PG    | 1 – LDO2(VNEG) is in regulation                         |
|            | 0 – LDO2(VNEG) is not in regulation or turned off       |
| not used   | N/A                                                     |

(1) PG pin is pulled hi (HiZ state) when VDDH\_PG = VPOS\_PG = VEE\_PG = VNEG\_PG = 1

# **REVISION AND VERSION CONTROL (REVID)**

Address – 0x10h

| DATA BIT    | D7         | D6 | D5 | D4 | D3              | D2              | D1              | D0              |
|-------------|------------|----|----|----|-----------------|-----------------|-----------------|-----------------|
| FIELD NAME  | REVID[7:0] |    |    |    |                 |                 |                 |                 |
| READ/WRITE  | R          | R  | R  | R  | R               | R               | R               | R               |
| RESET VALUE | 0          | 1  | 0  | 0  | 0 <sup>E2</sup> | 1 <sup>E2</sup> | 0 <sup>E2</sup> | 1 <sup>E2</sup> |

| FIELD NAME  | BIT DEFINITION           |
|-------------|--------------------------|
| REVID[7:6]  | MJREV                    |
| REVID[5:4]  | MNREV                    |
| REVID[3:0]  | VERSION                  |
|             | 0100 0101 - TPS65185 1p0 |
| REVID [7:0] | 0101 0101 – TPS65185 1p1 |
|             | 0110 0101 – TPS65185 1p2 |



11-Apr-2013

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                 |              | (4)               |         |
| TPS65185RGZR     | ACTIVE | VQFN         | RGZ     | 48   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | E INK<br>TPS65185 | Samples |
| TPS65185RGZT     | ACTIVE | VQFN         | RGZ     | 48   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | E INK<br>TPS65185 | Samples |
| TPS65185RSLR     | ACTIVE | VQFN         | RSL     | 48   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TPS<br>65185      | Samples |
| TPS65185RSLT     | ACTIVE | VQFN         | RSL     | 48   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TPS<br>65185      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

11-Apr-2013

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

## **TAPE AND REEL INFORMATION**





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS65185RGZR               | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| TPS65185RGZT               | VQFN            | RGZ                | 48   | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| TPS65185RSLR               | VQFN            | RSL                | 48   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |
| TPS65185RSLT               | VQFN            | RSL                | 48   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Jan-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS65185RGZR | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| TPS65185RGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| TPS65185RSLR | VQFN         | RSL             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| TPS65185RSLT | VQFN         | RSL             | 48   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

D. The package thermal pad must be soldered to the board for thermal and mechanical performance.

E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MO-220.



# RGZ (S-PVQFN-N48) PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







RGZ (S-PVQFN-N48)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# RSL (S-PVQFN-N48) PLASTIC QUAD FLATPACK NO-LEAD THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. **PIN 1 INDICATOR** C0,30 12 48 ₫13 Exposed Thermal Pad $\overline{}$ 4,40±0,10 C ₫24 37 36 25 4,40±0,10 Bottom View Exposed Thermal Pad Dimensions 4207841-2/P 03/13







- All linear dimensions are in millimeters. Α.
  - This drawing is subject to change without notice. В.
  - Publication IPC-7351 is recommended for alternate designs. C.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                         | Applications                  |                                   |
|------------------------------|-------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio        | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com        | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com    | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com             | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com              | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks       | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com        | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com            | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com            | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com  | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com         |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap         | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconr | nectivity                     |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated