

# USB Charging Port Controller and Power Switch with Load Detection

Check for Samples: TPS2543

### **FEATURES**

- D+/D- CDP/DCP Modes per USB Battery Charging Specification 1.2
- D+/D– Shorted Mode per Chinese Telecommunication Industry Standard YD/T 1591-2009
- D+/D- Divider Modes 2.0V/2.7V and 2.7/2.0V Compliant with 1A and 2A Apple Mobile Digital Devices
- Automatic Selection of D+/D– Mode for an Attached Device
- Supports Sleep-Mode Charging and Mouse/Keyboard (Low-Speed Only) Wake Up
- Load Detection for Both Power Supply Control in S4/S5 Charging and Port Power Management in all Charge Modes
- Compatible with USB 2.0 and 3.0 Power Switch Requirements
- 73-mΩ (typ) High-Side MOSFET
- Adjustable Current-Limit up to 3.0 A (typ)
- Operating Range: 4.5 V to 5.5 V
- Drop-In Compatible with TPS2540/40A
- Available in 16-Pin QFN (3x3) Package
- UL Listed and CB File No. E169910

## **APPLICATIONS**

- USB Ports (Host and Hubs)
- Notebook Desktop PCs
- Universal Wall Charging Adapters

### DESCRIPTION

The TPS2543 is a USB charging port controller and power switch with an integrated USB 2.0 high-speed data line (D+/D-) switch. The TPS2543 provides the electrical signatures on D+/D- to support the following charging schemes:

- USB Battery Charging Specification 1.2;
- Chinese Telecom Standard YD/T 1591-2009;
- Divider Mode, Compliant with Apple iPod, iPhone (1A), and iPad (2A) Mobile Digital Devices.<sup>(1)</sup>

The TPS2543 can be configured to automatically select the D+/D- mode needed to charge an attached device. The TPS2543 provides load detection via the STATUS pin that allows for both power supply control in S4/S5 charging and the ability to manage port power in a multi-port application. Additionally, system wake up (from S3) with a mouse/keyboard (low speed only) is fully supported in the TPS2343.

The TPS2543 73-m $\Omega$  power-distribution switch is intended for applications where heavy capacitive loads and short-circuits are likely to be encountered. Two programmable current thresholds provide flexibility for setting current limits and load detect thresholds.

(1) Apple, iPod, iPhone, and iPad are trademarks of Apple Inc., registered in the U.S. and other countries.

#### To Portable Device $\rightarrow$ Ξ 0.1 L Power Bus 4.5V GND ≧ OUT VBUS TPS2543 CUSB D-D+ ILIM\_LO 16 15 14 13 (10 kO) 0 (10 kΩ) GND STATUS STATUS Signal (12 OUT IN 1 Fault Signal GND FAULT 2 (11 DM IN DM OUT USB ILIM Select ILIM\_SEL Thermal Pad Connector DM IN ΕN (10 DP\_IN Power Switch EN 3 DP OUT DP IN CTL1 DM\_OUT Mode Select I/O (9 STATUS CTL2 ILIM\_SEL 4 To Host Controller → CTL3 Ц CLT2





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## TPS2543



#### SLVSBA6 -FEBRUARY 2012

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| T <sub>A</sub> | PACKAGE | DEVICE  | TOP-SIDE MARKING |
|----------------|---------|---------|------------------|
| –40°C to 125°C | QFN16   | TPS2543 | 2543             |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range, voltages are referenced to GND (unless otherwise noted)

|                                       |                                                                          | LIMIT                     | UNIT |
|---------------------------------------|--------------------------------------------------------------------------|---------------------------|------|
| Voltage range                         | IN, EN, ILIM_LO, ILIM_HI, FAULT, STATUS, ILIM_SEL, CTL1, CTL2, CTL3, OUT | -0.3 to 7                 | V    |
|                                       | IN to OUT                                                                | -7 to 7                   |      |
|                                       | DP_IN, DM_IN, DP_OUT, DM_OUT                                             | –0.3 to (IN + 0.3) or 5.7 |      |
| Input clamp current                   | DP_IN, DM_IN, DP_OUT, DM_OUT                                             | ±20                       | mA   |
| Continuous current in SDP or CDP mode | DP_IN to DP_OUT or DM_IN to DM_OUT                                       | ±100                      | mA   |
| Continuous current in BC1.2 DCP mode  | DP_IN to DM_IN                                                           | ±50                       | mA   |
| Continuous output current             | OUT                                                                      | Internally limited        |      |
| Continuous output sink current        | FAULT, STATUS                                                            | 25                        | mA   |
| Continuous output source current      | ILIM_LO, ILIM_HI                                                         | Internally limited        | mA   |
| ESD rating                            | НВМ                                                                      | 2                         | kV   |
|                                       | HBM wrt GND and each other, DP_IN, DM_IN                                 | 8                         |      |
|                                       | CDM                                                                      | 500                       | V    |
| Operating junction temperature, $T_J$ |                                                                          | -40 to Internally limited | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | TPS2543      |       |
|------------------|----------------------------------------------|--------------|-------|
|                  |                                              | RTE (16 PIN) | UNITS |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 53.4         |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 51.4         |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 17.2         | °C/W  |
| Ψ <sub>JT</sub>  | Junction-to-top characterization parameter   | 3.7          | °C/w  |
| $\Psi_{JB}$      | Junction-to-board characterization parameter | 20.7         |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 3.9          |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



### **RECOMMENDED OPERATING CONDITIONS**

voltages are referenced to GND (unless otherwise noted)

|                      |                                                                                         | MIN  | NOM | MAX             | UNIT |
|----------------------|-----------------------------------------------------------------------------------------|------|-----|-----------------|------|
| V <sub>IN</sub>      | Input voltage, IN                                                                       | 4.5  |     | 5.5             | V    |
|                      | Input voltage, logic-level inputs, EN, CTL1, CTL2, CTL3, ILIM_SEL                       | 0    |     | 5.5             | V    |
|                      | Input voltage, data line inputs, DP_IN, DM_IN, DP_OUT, DM_OUT                           | 0    |     | V <sub>IN</sub> | V    |
| V <sub>IH</sub>      | High-level input voltage, EN, CTL1, CTL2, CTL3, ILIM_SEL                                | 1.8  |     |                 | V    |
| V <sub>IL</sub>      | Low-level input voltage, EN, CTL1, CTL2, CTL3, ILIM_SEL                                 |      |     | 0.8             | V    |
|                      | Continuous current, data line inputs, SDP or CDP mode, DP_IN to DP_OUT, DM_IN to DM_OUT |      |     | ±30             | mA   |
|                      | Continuous current, data line inputs, BC1.2 DCP mode, DP_IN to DM_IN                    |      |     | ±15             | mA   |
| I <sub>OUT</sub>     | Continuous output current, OUT                                                          | 0    |     | 2.5             | А    |
|                      | Continuous output sink current, FAULT, STATUS                                           | 0    |     | 10              | mA   |
| R <sub>ILIM_XX</sub> | Current-limit set resistors                                                             | 16.9 |     | 750             | kΩ   |
| TJ                   | Operating virtual junction temperature                                                  | -40  |     | 125             | °C   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted:  $-40 \le T_J \le 125^{\circ}C$ ,  $4.5 V \le V_{IN} \le 5.5 V$ ,  $V_{EN} = V_{IN}$ ,  $V_{ILIM\_SEL} = V_{IN}$ ,  $V_{CTL1} = V_{CTL2} = V_{CTL3} = V_{IN}$ .  $R_{FAULT} = R_{STATUS} = 10 \text{ k}\Omega$ ,  $R_{ILIM\_HI} = 20 \text{ k}\Omega$ ,  $R_{ILIM\_LO} = 80.6 \text{ k}\Omega$ . Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND.

| PARAMETER           |                              | TEST CONDITIONS                                                                                                           | MIN | TYP  | MAX  | UNIT |  |  |  |  |
|---------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|--|--|--|
| POWER               | POWER SWITCH                 |                                                                                                                           |     |      |      |      |  |  |  |  |
|                     |                              | $T_J = 25^{\circ}C, I_{OUT} = 2 A$                                                                                        |     | 73   | 84   |      |  |  |  |  |
| R <sub>DS(on)</sub> | On resistance <sup>(1)</sup> | $-40^{\circ}C \le T_{J} \le 85^{\circ}C$ , $I_{OUT} = 2 \text{ A}$                                                        |     | 73   | 105  | mΩ   |  |  |  |  |
|                     |                              | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ , $I_{OUT} = 2 \text{ A}$                                                       |     | 73   | 120  |      |  |  |  |  |
| t <sub>r</sub>      | OUT voltage rise time        | $V_{IN} = 5 V, C_I = 1 \mu F, R_I = 100 \Omega$ (see Figure 23 and                                                        | 0.7 | 1.0  | 1.60 |      |  |  |  |  |
| t <sub>f</sub>      | OUT voltage fall time        | Figure 24)                                                                                                                | 0.2 | 0.35 | 0.5  | ms   |  |  |  |  |
| t <sub>on</sub>     | OUT voltage turn-on time     | $V_{IN} = 5V, C_L = 1 \ \mu F, R_L = 100 \ \Omega$ (see Figure 23 and                                                     |     | 2.7  | 4    |      |  |  |  |  |
| t <sub>off</sub>    | OUT voltage turn-off time    | Figure 25)                                                                                                                |     | 1.7  | 3    | ms   |  |  |  |  |
| I <sub>REV</sub>    | Reverse leakage current      | $V_{OUT} = 5.5 \text{ V}, V_{IN} = V_{EN} = 0 \text{ V}, -40 \le T_J \le 85^{\circ}\text{C},$<br>Measure I <sub>OUT</sub> |     |      | 2    | μA   |  |  |  |  |
| DISCHA              | RGE                          |                                                                                                                           |     |      |      |      |  |  |  |  |
| R <sub>DCHG</sub>   | OUT discharge resistance     | V <sub>OUT</sub> = 4 V, V <sub>EN</sub> = 0 V                                                                             | 400 | 500  | 630  | Ω    |  |  |  |  |
| t <sub>DCHG</sub>   | OUT discharge hold time      | Time V <sub>OUT</sub> < 0.7 V (see Figure 26)                                                                             | 205 | 310  | 450  | ms   |  |  |  |  |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature; Thermal effects must be taken into account separately.



#### SLVSBA6 -FEBRUARY 2012

### **ELECTRICAL CHARACTERISTICS (continued)**

 $\begin{array}{l} \text{Unless otherwise noted:} -40 \leq T_{\text{J}} \leq 125^{\circ}\text{C}, \ 4.5 \ \text{V} \leq \text{V}_{\text{IN}} \leq 5.5 \ \text{V}, \ \text{V}_{\text{EN}} = \text{V}_{\text{IN}}, \ \text{V}_{\text{ILIM\_SEL}} = \text{V}_{\text{IN}}, \ \text{V}_{\text{CTL1}} = \text{V}_{\text{CTL2}} = \text{V}_{\text{CTL3}} = \text{V}_{\text{IN}}, \ \text{R}_{\text{FAULT}} = \text{R}_{\text{STATUS}} = 10 \ \text{k}\Omega, \ \text{R}_{\text{ILIM\_HI}} = 20 \ \text{k}\Omega, \ \text{R}_{\text{ILIM\_LO}} = 80.6 \ \text{k}\Omega. \ \text{Positive currents are into pins.} \ \text{Typical values are at } 25^{\circ}\text{C}. \ \text{All voltages} \end{array}$ are with respect to GND.

|                     | PARAMETER                                             | TEST CONDITIONS                                                                          |      | TYP  | MAX  | UNIT |
|---------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| EN, ILIN            | ISEL, CTL1, CTL2, CTL3 INPUTS                         |                                                                                          |      |      |      |      |
|                     | Input pin rising logic threshold voltage              |                                                                                          | 1    | 1.35 | 1.70 | V    |
|                     | Input pin falling logic threshold voltage             |                                                                                          | 0.85 | 1.15 | 1.45 |      |
|                     | Hysteresis <sup>(2)</sup>                             |                                                                                          |      | 200  |      | mV   |
|                     | Input current                                         | Pin voltage = 0 V or 5.5 V                                                               | -0.5 |      | 0.5  | μA   |
| ILIMSEL             | CURRENT LIMIT                                         |                                                                                          |      |      |      |      |
|                     |                                                       | $V_{ILIM_SEL} = 0 V, R_{ILIM_LO} = 210 k\Omega$                                          | 205  | 240  | 275  |      |
|                     |                                                       | $V_{ILIM\_SEL} = 0 V, R_{ILIM\_LO} = 80.6 k\Omega$                                       | 575  | 625  | 680  |      |
| l <sub>os</sub>     | OUT short circuit current limit <sup>(3)</sup>        | $V_{ILIM\_SEL} = 0 V, R_{ILIM\_LO} = 22.1 k\Omega$                                       | 2120 | 2275 | 2430 | mA   |
|                     |                                                       | $V_{ILIM_SEL} = V_{IN}, R_{ILIM_H}I = 20 \text{ k}\Omega$                                | 2340 | 2510 | 2685 |      |
|                     |                                                       | $V_{ILIM_SEL} = V_{IN}, R_{ILIM_HI} = 16.9 \text{ k}\Omega$                              | 2770 | 2970 | 3170 |      |
| t <sub>IOS</sub>    | Response time to OUT short-<br>circuit <sup>(2)</sup> | $V_{IN} = 5.0 \text{ V}, \text{ R} = 0.1\Omega$ , lead length = 2 inches (see Figure 27) |      | 1.5  |      | μs   |
| SUPPLY              | CURRENT                                               |                                                                                          |      |      | •    |      |
| I <sub>IN_OFF</sub> | Disabled IN supply current                            | $V_{EN} = 0 \text{ V}, V_{OUT} = 0 \text{ V}, -40 \le T_{J} \le 85^{\circ}\text{C}$      |      |      | 2    | μA   |
|                     |                                                       | $V_{CTL1} = V_{CTL2} = V_{IN}, V_{CTL3} = 0 V \text{ or } V_{IN}, V_{ILIM\_SEL} = 0 V$   |      | 155  | 210  |      |
|                     | Enabled IN supply current                             | $V_{CTL1} = V_{CTL2} = V_{IN}, V_{CTL3} = 0V, V_{ILIM\_SE}L = V_{IN}$                    |      | 175  | 230  | μA   |
| I <sub>IN_ON</sub>  |                                                       | $V_{CTL1} = V_{CTL2} = V_{IN}, V_{CTL3} = VIN, V_{ILIM\_SEL} = V_{IN}$                   |      | 185  | 240  |      |
|                     |                                                       | $V_{CTL1} = 0V, V_{CTL2} = V_{CTL3} = V_{IN}$                                            |      | 205  | 260  |      |
| UNDER               | VOLTAGE LOCKOUT                                       |                                                                                          |      |      |      |      |
| V <sub>UVLO</sub>   | IN rising UVLO threshold voltage                      |                                                                                          | 3.9  | 4.1  | 4.3  | V    |
|                     | Hysteresis <sup>(2)</sup>                             |                                                                                          |      | 100  |      | mV   |
| FAULT               |                                                       |                                                                                          |      |      |      |      |
|                     | Output low voltage                                    | I <sub>FAULT</sub> = 1 mA                                                                |      |      | 100  | mV   |
|                     | Off-state leakage                                     | $V_{\overline{FAULT}} = 6.5 V$                                                           |      |      | 1    | μA   |
|                     | Over current FAULT rising and<br>falling deglitch     |                                                                                          | 5    | 8.2  | 12   | ms   |
| STATUS              | 5                                                     |                                                                                          |      |      |      |      |
|                     | Output low voltage                                    | $I_{\overline{STATUS}} = 1 \text{ mA}$                                                   |      |      | 100  | mV   |
|                     | Off-state leakage                                     | V <sub>STATUS</sub> = 6.5 V                                                              |      |      | 1    | μA   |
| THERM               | AL SHUTDOWN                                           |                                                                                          |      |      |      |      |
|                     | Thermal shutdown threshold                            |                                                                                          | 155  |      |      |      |
|                     | Thermal shutdown threshold in<br>current-limit        |                                                                                          | 135  |      |      | °C   |
|                     | Hysteresis <sup>(2)</sup>                             |                                                                                          |      | 20   |      |      |

(2) These parameters are provided for reference only and do not constitute part of TI's published device specifications for purposes of TI's product warranty. Pulse-testing techniques maintain junction temperature close to ambient temperature; Thermal effects must be taken into account

(3) separately.



www.ti.com

### **ELECTRICAL CHARACTERISTICS, HIGH-BANDWIDTH SWITCH**

Unless otherwise noted:  $-40 \le T_J \le 125^{\circ}C$ ,  $4.5 V \le V_{IN} \le 5.5 V$ ,  $V_{EN} = V_{IN}$ ,  $V_{ILIM\_SEL} = V_{IN}$ ,  $V_{CTL1} = V_{CTL2} = V_{CTL3} = V_{IN}$ .  $R_{FAULT} = R_{STATUS} = 10 \text{ k}\Omega$ ,  $R_{ILIM\_HI} = 20 \text{ k}\Omega$ ,  $R_{ILIM\_LO} = 80.6 \text{ k}\Omega$ , Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND.

|                   | PARAMETER                                                                              | TEST CONDITIONS                                                                                               | MIN | TYP  | MAX  | UNIT |
|-------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| HIGH-BA           | ANDWIDTH ANALOG SWITCH                                                                 |                                                                                                               |     |      |      |      |
|                   | DP/DM switch on resistance                                                             | $V_{DP/DM_OUT} = 0 V, I_{DP/DM_IN} = 30 mA$                                                                   |     | 2    | 4    | Ω    |
|                   | DP/DM SWICH ON TESIStance                                                              | $V_{DP/DM_OUT} = 2.4 \text{ V}, I_{DP/DM_IN} = -15 \text{ mA}$                                                |     | 3    | 6    | 12   |
|                   | Switch resistance mismatch between                                                     | $V_{DP/DM_OUT} = 0 V, I_{DP/DM_IN} = 30 mA$                                                                   |     | 0.05 | 0.15 | Ω    |
|                   | DP / DM channels                                                                       | $V_{DP/DM_OUT} = 2.4 \text{ V}, I_{DP/DM_IN} = -15 \text{ mA}$                                                |     | 0.05 | 0.15 | 12   |
|                   | DP/DM switch off-state capacitance <sup>(1)</sup>                                      | $V_{\text{EN}}$ = 0 V, $V_{\text{DP/DM\_IN}}$ = 0.3 V, $V_{\text{ac}}$ = 0.6 $V_{\text{pk-pk}},$ f = 1 MHz    |     | 3    | 3.6  | pF   |
|                   | DP/DM switch on-state capacitance <sup>(2)</sup>                                       | $V_{\text{DP/DM_IN}} = 0.3 \text{ V}, V_{\text{ac}} = 0.6 \text{ V}_{\text{pk-pk}}, \text{f} = 1 \text{ MHz}$ |     | 5.4  | 6.2  | pF   |
| O <sub>IRR</sub>  | Off-state isolation <sup>(3)</sup>                                                     | V <sub>EN</sub> = 0 V, f = 250 MHz                                                                            |     | 33   |      | dB   |
| X <sub>TALK</sub> | On-state cross channel isolation <sup>(3)</sup>                                        | f = 250 MHz                                                                                                   |     | 52   |      | dB   |
|                   | Off state leakage current                                                              | $V_{EN} = 0 \text{ V}, V_{DP/DM_IN} = 3.6 \text{ V}, V_{DP/DM_OUT} = 0 \text{ V},$ measure $I_{DP/DM_OUT}$    |     | 0.1  | 1.5  | μA   |
| BW                | Bandwidth (-3dB) <sup>(3)</sup>                                                        | R <sub>L</sub> = 50 Ω                                                                                         |     | 2.6  |      | GHz  |
| t <sub>pd</sub>   | Propagation delay <sup>(3)</sup>                                                       |                                                                                                               |     | 0.25 |      | ns   |
| t <sub>SK</sub>   | Skew between opposite transitions of the same port $(t_{\text{PHL}} - t_{\text{PLH}})$ |                                                                                                               |     | 0.1  | 0.2  | ns   |

(1) The resistance in series with the parasitic capacitance to GND is typically 250  $\Omega$ .

(2) The resistance in series with the parasitic capacitance to GND is typically 150  $\Omega$ 

(3) These parameters are provided for reference only and do not constitute part of TI's published device specifications for purposes of TI's product warranty.



SLVSBA6 -FEBRUARY 2012

### **ELECTRICAL CHARACTERISTICS, CHARGING CONTROLLER**

Unless otherwise noted:  $-40 \le T_J \le 125^{\circ}$ C,  $4.5 V \le V_{IN} \le 5.5 V$ ,  $V_{EN} = V_{IN}$ ,  $V_{ILIM\_SEL} = V_{IN}$ ,  $V_{CTL1} = 0 V$ ,  $V_{CTL2} = V_{CTL3} = V_{IN}$ .  $R_{FAULT} = R_{STATUS} = 10 \text{ k}\Omega$ ,  $R_{ILIM\_HI} = 20 \text{ k}\Omega$ ,  $R_{ILIM\_LO} = 80.6 \text{ k}\Omega$ , Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND.

|                      | PARAMETER                                                                   | TEST CONDITIONS                                                    | MIN  | TYP  | MAX  | UNIT |
|----------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------|------|------|------|------|
| SHORTED I            | MODE                                                                        | VCTL1 = VIN, VCTL2 = VCTL3 = 0V                                    |      |      |      |      |
|                      | DP_IN / DM_IN shorting resistance                                           |                                                                    |      | 125  | 200  | Ω    |
| DIVIDER1             | IODE                                                                        |                                                                    |      |      |      |      |
|                      | DP_IN Divider1 output voltage                                               |                                                                    | 1.9  | 2.0  | 2.1  | V    |
|                      | DM_IN Divider1 output voltage                                               |                                                                    | 2.57 | 2.7  | 2.84 | V    |
|                      | DP_IN output impedance                                                      |                                                                    | 8    | 10.5 | 12.5 | kΩ   |
|                      | DM_IN output impedance                                                      |                                                                    | 8    | 10.5 | 12.5 | kΩ   |
| DIVIDER2             | IODE                                                                        | IOUT = 1A                                                          |      |      |      |      |
|                      | DP_IN Divider2 output voltage                                               |                                                                    | 2.57 | 2.7  | 2.84 | V    |
|                      | DM_IN Divider2 output voltage                                               |                                                                    | 1.9  | 2.0  | 2.1  | V    |
|                      | DP_IN output impedance                                                      |                                                                    | 8    | 10.5 | 12.5 | kΩ   |
|                      | DM_IN output impedance                                                      |                                                                    | 8    | 10.5 | 12.5 | kΩ   |
| CHARGING             | DOWNSTREAM PORT                                                             | VCTL1 = VCTL2 = VCTL3 = VIN                                        |      |      |      |      |
| V <sub>DM_SRC</sub>  | DM_IN CDP output voltage                                                    | V <sub>DP_IN</sub> = 0.6 V,<br>-250 μA < I <sub>DM_IN</sub> < 0 μA | 0.5  | 0.6  | 0.7  | V    |
| V <sub>DAT_REF</sub> | DP_IN rising lower window thresholdfor<br>V <sub>DM_SRC</sub> activation    |                                                                    | 0.25 |      | 0.4  | V    |
|                      | Hysteresis <sup>(1)</sup>                                                   |                                                                    |      | 50   |      | mV   |
| V <sub>LGC_SRC</sub> | DP_IN rising upper window thresholdfor<br>V <sub>DM_SRC</sub> de-activation |                                                                    | 0.8  |      | 1    | V    |
|                      | hysteresis <sup>(1)</sup>                                                   |                                                                    |      | 100  |      | mV   |
| I <sub>DP_SINK</sub> | DP_IN sink current                                                          | $V_{DP_IN} = 0.6 V$                                                | 40   | 70   | 100  | μA   |
| LOAD DETE            | ECT – NON POWER WAKE                                                        | VCTL1 = VCTL2 = VCTL3 = VIN                                        |      |      |      |      |
| I <sub>LD</sub>      | IOUT rising load detect current threshold                                   |                                                                    | 635  | 700  | 765  | mA   |
|                      | hysteresis <sup>(1)</sup>                                                   |                                                                    |      | 50   |      | mA   |
| t <sub>LD_SET</sub>  | Load detect set time                                                        |                                                                    | 140  | 200  | 275  | ms   |
|                      | Load detect reset time                                                      |                                                                    | 1.9  | 3    | 4.2  | S    |
| LOAD DET             | ECT – POWER WAKE                                                            | VCTL1 = VCTL2 = 0V, VCTL3 = VIN                                    |      |      |      |      |
| I <sub>OS_PW</sub>   | Power wake short circuit current limit                                      |                                                                    | 32   | 55   | 78   | mA   |
|                      | I <sub>OUT</sub> falling power wake reset current detection threshold       |                                                                    | 23   | 45   | 67   | mA   |
|                      | Reset current hysteresis <sup>(1)</sup>                                     |                                                                    |      | 5    |      | mA   |
|                      | Power wake reset time                                                       |                                                                    | 10.7 | 15   | 20.6 | S    |

(1) These parameters are provided for reference only and do not constitute part of TI's published device specifications for purposes of TI's product warranty.





Figure 4.

Figure 3.

Texas Instruments

www.ti.com

SLVSBA6 -FEBRUARY 2012



Figure 8.

Figure 7.



SLVSBA6 -FEBRUARY 2012



Figure 12.

SLVSBA6 -FEBRUARY 2012







Texas Instruments

SLVSBA6 -FEBRUARY 2012





### PARAMETER MEASUREMENT DESCRIPTION







Figure 25. Enable Timing, Active High Enable



Figure 24. Power-On and Off Timing



Figure 26. OUT Discharge During Mode Change



www.ti.com

NSTRUMENTS

ÈXAS

### **DEVICE INFORMATION**



### **PIN FUNCTIONS**

| NO. | NAME     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                    |  |  |  |
|-----|----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1   | IN       | Р                   | Input voltage and supply voltage; connect 0.1 $\mu F$ or greater ceramic capacitor from IN to GND as close to the device as possible                                                           |  |  |  |
| 2   | DM_OUT   | I/O                 | D- data line to USB host controller                                                                                                                                                            |  |  |  |
| 3   | DP_OUT   | I/O                 | - data line to USB host controller                                                                                                                                                             |  |  |  |
| 4   | ILIM_SEL | I                   | Logic-level input signal used to control the charging mode, current limit threshold, and load detection; see the control truth table                                                           |  |  |  |
| 5   | EN       | I                   | Logic-level input for turning the power switch and the signal switches on/off; logic low turns off the signal and power switches and holds OUT in discharge.                                   |  |  |  |
| 6   | CTL1     | I                   |                                                                                                                                                                                                |  |  |  |
| 7   | CTL2     | I                   | Logic-level inputs used to control the charging mode and the signal switches; see the control truth table                                                                                      |  |  |  |
| 8   | CTL3     | I                   |                                                                                                                                                                                                |  |  |  |
| 9   | STATUS   | 0                   | Active-low open-drain output, asserted in load detection conditions                                                                                                                            |  |  |  |
| 10  | DP_IN    | I/O                 | D+ data line to downstream connector                                                                                                                                                           |  |  |  |
| 11  | DM_IN    | I/O                 | D- data line to downstream connector                                                                                                                                                           |  |  |  |
| 12  | OUT      | Р                   | Power-switch output                                                                                                                                                                            |  |  |  |
| 13  | FAULT    | 0                   | Active-low open-drain output, asserted during over-temperature or current limit conditions                                                                                                     |  |  |  |
| 14  | GND      | Р                   | Ground connection                                                                                                                                                                              |  |  |  |
| 15  | ILIM_LO  | I                   | External resistor used to set the low current-limit threshold and the load detection current threshold. A resistor to ILIM_LO is optional; see Current-Limit Settings in DETAILED DESCRIPTION. |  |  |  |
| 16  | ILIM_HI  | I                   | External resistor used to set the high current-limit threshold                                                                                                                                 |  |  |  |
| NA  | PowerPAD |                     | Internally connected to GND; used to heat-sink the part to the circuit board traces. Connect to GND plane.                                                                                     |  |  |  |

(1) G = Ground, I = Input, O = Output, P = Power



### www.ti.com

### FUNCTIONAL BLOCK DIAGRAM





www.ti.com

### DETAILED DESCRIPTION

### **Overview**

The following overview references various industry standards. It is always recommended to consult the most upto-date standard to ensure the most recent and accurate information. Rechargeable portable equipment requires an external power source to charge its batteries. USB ports are a convenient location for charging because of an available 5 V power source. Universally accepted standards are required to make sure host and client-side devices operate together in a system to ensure power management requirements are met. Traditionally, USB host ports following the USB 2.0 specification must provide at least 500 mA to downstream client-side devices. Because multiple USB devices can be attached to a single USB port through a bus-powered hub, it is the responsibility of the client-side device to negotiate its power allotment from the host to ensure the total current draw does not exceed 500 mA. In general, each USB device is granted 100 mA and may request more current in 100 mA unit steps up to 500 mA. The host may grant or deny based on the available current.

Additionally, the success of USB has made the mini-USB connector a popular choice for wall adapter cables. This allows a portable device to charge from both a wall adapter and USB port with only one connector. One common difficulty has resulted from this. As USB charging has gained popularity, the 500 mA minimum defined by USB 2.0 or 900 mA for USB 3.0 has become insufficient for many handset and personal media players which need a higher charging rate. Wall adapters can provide much more current than 500mA/900mA. Several new standards have been introduced defining protocol handshaking methods that allow host and client devices to acknowledge and draw additional current beyond the 500mA/900mA minimum defined by USB 2.0/3.0 while still using a single micro-USB input connector.

The TPS2543 supports three of the most common protocols:

- USB Battery Charging Specification BC1.2
- Chinese Telecommunications Industry Standard YD/T 1591-2009
- Divider Mode

All three methods have similarities and differences, but the biggest commonality is that all three define three types of charging ports that provide charging current to client-side devices. These charging ports are defined as:

- Standard Downstream Port (SDP)
- Charging Downstream Port (CDP)
- Dedicated Charging Port (DCP)

BC1.2 defines a Charging Port as a downstream facing USB port that provides power for charging portable equipment.

Table 1 shows the differences between these ports according to BC1.2.

|               | Table 1. Operating modes         |                                                       |  |  |  |  |  |  |
|---------------|----------------------------------|-------------------------------------------------------|--|--|--|--|--|--|
| PORT TYPE     | SUPPORT USB<br>2.0 COMMUNICATION | MAX. ALLOWABLE CURRENT<br>DRAW BY PORTABLE DEVICE (A) |  |  |  |  |  |  |
| SDP (USB 2.0) | Yes                              | 0.5                                                   |  |  |  |  |  |  |
| SDP (USB 3.0) | Yes                              | 0.9                                                   |  |  |  |  |  |  |
| CDP           | Yes                              | 1.5                                                   |  |  |  |  |  |  |
| DCP           | No                               | 1.5                                                   |  |  |  |  |  |  |

### Table 1. Operating Modes

BC1.2 defines the protocol necessary to allow portable equipment to determine what type of port it is connected to so that it can allot its maximum allowable current draw. The hand-shaking process has two steps. During step one, the primary detection, the portable equipment outputs a nominal 0.6-V output on its D+ line and reads the voltage input on its D- line. The portable device concludes it is connected to an SDP if the voltage is less than the nominal data detect voltage of 0.3 V. The portable device concludes that it is connected to a Charging Port if the D- voltage is greater than the nominal data detect voltage of 0.3 V and less than 0.8 V. The second step, the secondary detection, is necessary for portable equipment to determine between a CDP and a DCP. The portable device concludes it is connected to a CDP if the other portable device concludes it is connected to a CDP and a DCP. The portable device concludes it is connected to a CDP and a DCP. The portable device concludes it is connected to a CDP and a DCP. The portable device concludes it is connected to a CDP if the data line being read remains less than the nominal data detect voltage of 0.3 V. The portable device concludes it is connected to a DCP if the data line being read is greater than the nominal data detect voltage of 0.3 V.



An SDP is a traditional USB port that follows USB 2.0/3.0 protocol and supplies a minimum of 500 mA/900 mA per port. USB 2.0/3.0 communications is supported, and the host controller must be active to allow charging.

### Charging Downstream Port (CDP)

A CDP is a USB port that follows USB BC1.2 and supplies a minimum of 1.5 A per port. It provides power and meets USB 2.0 requirements for device enumeration. USB 2.0 communications is supported, and the host controller must be active to allow charging. What separates a CDP from an SDP is the host-charge handshaking logic that identifies this port as a CDP. A CDP is identifiable by a compliant BC1.2 client device and allows for additional current draw by the client device.

The CDP hand-shaking process is two steps. During step one the portable equipment outputs a nominal 0.6 V output on its D+ line and reads the voltage input on its D- line. The portable device concludes it is connected to an SDP if the voltage is less than the nominal data detect voltage of 0.3 V. The portable device concludes that it is connected to a Charging Port if the D- voltage is greater than the nominal data detect voltage of 0.3V and less than 0.8 V.

The second step is necessary for portable equipment to determine between a CDP and a DCP. The portable device outputs a nominal 0.6 V output on its D- line and reads the voltage input on its D+ line. The portable device concludes it is connected to a CDP if the data line being read remains less than the nominal data detect voltage of 0.3 V. The portable device concludes it is connected to a DCP if the data line being read is greater than the nominal data detect voltage of 0.3V and less than 0.8 V.

### Dedicated Charging Port (DCP)

A DCP only provides power and does not provide data connection to an upstream port. A DCP is identified by the electrical characteristics of its data lines. The TPS2543 emulates two common charging standards namely, BC1.2 and Chinese Telecommunications Industry Standard YD/T 1591-2009, and one brand unique DCP charging scheme which will be referred to as Divider scheme.

### DCP BC 1.2 and YD/T 1591-2009

Both standards defines that the D+ and D- data lines should be shorted together with a maximum series impedance of 200  $\Omega$ . This is shown in Figure 28.



Figure 28. DCP Supporting BC 1.2/YD/T 1591-2009

### DCP Divider Charging Scheme

There are two Divider charging schemes supported by the device, Divider 1 and Divider 2 as shown in Figure 29 and Figure 30. In Divider 1 charging scheme the device applies 2.0V and 2.7V to D+ and D- data line respectively. This is reversed in Divider 2 mode shown in Figure 30.



www.ti.com



Figure 30. Divider 2 Scheme

Divider 1 voltage configuration is required for 1A (max) iPhone device charging while Divider 2 will allow fast charging iPAD devices at 2.1A.

### DCP Auto Mode

The TPS2543 integrates an auto-detect feature that supports the above DCP schemes. It starts in Divider 1 scheme, if a BC1.2 or YD/T 1591-2009 compliant device is attached, the TPS2543 responds by discharging OUT, turning back ON the power switch and operating in BC1.2 DCP. It then stays in that mode until the device releases the data line, in which case it goes back to Divider Mode.

Also, the TPS2543 will automatically switch between the Divider 1 and Divider 2 schemes based on charging current drawn by the connected device. Initially the device will set the data lines to Divider 1 mode. If charging current of >750mA is measured by the TPS2543 it switches to Divider 2 scheme and test to see if the peripheral device will still charge at a high current. If it does then it stays in Divider 2 scheme otherwise it will revert to Divider 1 scheme.





### DCP Forced Shorted / DCP Forced Divider 1

In this mode the device is permanently set to one of the DCP schemes (BC 1.2/ YD/T 1591-2009 or Divider 1) as commanded by its control pin setting per device truth table.

### High-Bandwidth Data Line Switch

The TPS2543 passes the D+ and D- data lines through the device to enable monitoring and handshaking while supporting charging operation. A wide bandwidth signal switch is used, allowing data to pass through the device without corrupting signal integrity. The data line switches are turned on in any of CDP or SDP operating modes. The EN input also needs to be at logic High for the data line switches to be enabled.

### NOTE

- 1. While in CDP mode, the data switches are ON even while CDP handshaking is occurring.
- 2. The data line switches are OFF if EN or all CTL pins are held low, or if in DCP mode. They are not automatically turned off if the power switch (IN to OUT) is in current limit.
- 3. The data switches are for USB 2.0 differential pair only. In the case of a USB 3.0 host, the super speed differential pairs must be routed directly to the USB connector without passing through the TPS2543.



### **Device Operation**

Please refer to the simplified device state diagram in Figure 31. Power-on-reset (POR) holds device in initial state while output is held in discharge mode. Any POR event will take the device back to initial state. After POR clears, device goes to the next state depending on the CTL lines as shown in Figure 31.



Figure 31. TPS2543 Charging States

### **Output Discharge**

To allow a charging port to renegotiate current with a portable device, TPS2543 uses the OUT discharge function. It proceeds by turning off the power switch while discharging OUT, then turning back on the power switch to reassert the OUT voltage. This discharge function is automatically applied as shown in device state diagram.



SLVSBA6 –FEBRUARY 2012

The TPS2543 supports *low speed* HID (human interface device like mouse/key board) wake function. It does not support Full Speed HID. There are two scenarios under which wake on mouse is supported by the TPS2543. They are:

- 1. CDP/SDP2 (111X) to DCP/Auto (011X)
- 2. SDP1 (010X) to DCP/Auto (011X)

Below description illustrates wake on mouse operation for scenario 1, same holds true for scenario 2.

When a low speed compliant device is attached to the TPS2543, charging port D- line will be pulled high in its idle state (mouse/keyboard not activated). TPS2543 will monitor D- data line continuously. When device is in CDP (1111) or SDP2 (1110) or SDP1 (010X) mode and system is commanded to go to sleep state, the device CTL setting is also changed. Assuming it is changed to DCP/Auto, 011X, having previously detected a HID attachment the device will simply ignore the command to go to DCP/Auto mode and stay in CDP/SDP2 state to support wake on mouse function. When the USB low speed HID is activated (clicked) while system is in S3 (sleep) mode the high speed switch within the TPS2543 allows the transfer of signal from the HID device to the USB host. The USB host subsequently wakes the system and changes CTL setting of the TPS2543 back to CDP/SDP2 mode. Activating (clicking) the low speed device makes the D- data line go back low momentarily, this triggers an internal timer within the TPS2543 to count down. If after ~64ms the CTL lines are still set at 011X (DCP/Auto) the device will immediately switch to DCP/Auto mode and disconnect the mouse from the host. To prevent this, the CTL setting must be made in less then 64 ms after HID device activation otherwise mouse/KB function will be lost. See Figure 32 scope plot for an event sequence where mouse connection is maintained at wake.

### Mouse Wake from Sleep



Figure 32. Mouse Wake from Sleep Scope Plot



### **Device Truth Table (TT)**

Device TT lists all valid bias combinations for the three control pins CTL1-3 and ILIM\_SEL pin and their corresponding charging mode. It is important to note that the TT *purposely* omits matching charging modes of the TPS2543 with global power states (S0-S5) as device is agnostic to system power states. The TPS2543 monitors its CTL inputs and will transition to whatever charging state it is commanded to go to (except when LS HID device is detected). For example if sleep charging is desired when system is in standby or hibernate state then user must set TPS2543 CTL pins to correspond to DCP\_Auto charging mode per below table. When system is put back to operation mode then set control pins to correspond to SDP or CDP mode and so on.

| CTL1 | CTL2 | CTL3 | ILIM_SEL | MODE               | CURRENT<br>LIMIT<br>SETTING                 | STATUS OUTPUT<br>(Active low)   | COMMENT                                                    |
|------|------|------|----------|--------------------|---------------------------------------------|---------------------------------|------------------------------------------------------------|
| 0    | 0    | 0    | 0        | Discharge          | NA                                          | OFF                             |                                                            |
| 0    | 0    | 0    | 1        | Discharge          | NA                                          | OFF                             | OUT held low                                               |
| 0    | 0    | 1    | 0        | DCP_Auto           | ILIM_HI                                     | OFF                             | Data Lines Disconnected                                    |
| 0    | 0    | 1    | 1        | DCP_Auto           | I <sub>OS_PW</sub> & ILIM_HI <sup>(1)</sup> | DCP load present <sup>(2)</sup> | Data Lines Disconnected and Load Detect<br>Function Active |
| 0    | 1    | 0    | 0        | SDP                | ILIM_LO                                     | OFF                             | Data Linea anna stad                                       |
| 0    | 1    | 0    | 1        | SDP                | ILIM_HI                                     | OFF                             | Data Lines connected                                       |
| 0    | 1    | 1    | 0        | DCP_Auto           | ILIM_HI                                     | OFF                             | Data Lines Disconnected                                    |
| 0    | 1    | 1    | 1        | DCP_Auto           | ILIM_HI                                     | DCP load present <sup>(3)</sup> | Data Lines Disconnected and Load Detect<br>Function Active |
| 1    | 0    | 0    | 0        | DCP _Shorted       | ILIM_LO                                     | OFF                             | Device Forced to stay in DCP BC 1.2 charging               |
| 1    | 0    | 0    | 1        | DCP_Shorted        | ILIM_HI                                     | OFF                             | mode                                                       |
| 1    | 0    | 1    | 0        | DCP / Divider1     | ILIM_LO                                     | OFF                             | Device Forced to stay in DCP Divider 1                     |
| 1    | 0    | 1    | 1        | DCP / Divider1     | ILIM_HI                                     | OFF                             | Charging Mode                                              |
| 1    | 1    | 0    | 0        | SDP                | ILIM_LO                                     | OFF                             |                                                            |
| 1    | 1    | 0    | 1        | SDP                | ILIM_HI                                     | OFF                             | Data Lines Connected                                       |
| 1    | 1    | 1    | 0        | SDP <sup>(4)</sup> | ILIM_LO                                     | OFF                             |                                                            |
| 1    | 1    | 1    | 1        | CDP <sup>(4)</sup> | ILIM_HI                                     | CDP load present <sup>(5)</sup> | Data Lines Connected and Load Detect Active                |

#### Table 2. Truth Table

(1) TPS2543 : Current limit ( $I_{OS}$ ) is automatically switched between  $I_{OS_{PW}}$  and the value set by ILIM\_HI according to the Load Detect – Power Wake functionality.

(2) DCP Load present governed by the "Load Detection – Power Wake" limits.

(3) DCP Load present governed by the "Load Detection - Non Power Wake" limits.

(4) No OUT discharge when changing between 1111 and 1110.

(5) CDP Load present governed by the "Load Detection – Non Power Wake" limits and BC 1.2 primary detection.

Table 3 can be used as an *aid* to program the TPS2543 per system states however not restricted to below settings only.

| SYSTEM<br>GLOBAL<br>POWER<br>STATE | TPS2543 CHARGING MODE                                                                     | CTL1 | CTL2 | CTL3 | ILIM_SEL | CURRENT LIMIT<br>SETTING |
|------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|----------|--------------------------|
| S0                                 | SDP                                                                                       | 1    | 1    | 0    | 1 or 0   | ILIM_HI / ILIM_LO        |
| S0                                 | SDP, no discharge to / from CDP                                                           | 1    | 1    | 1    | 0        | ILIM_LO                  |
| S0                                 | CDP, load detection with ILIM_LO + 60mA thresholds or if a BC1.2 primary detection occurs | 1    | 1    | 1    | 1        | ILIM_HI                  |
| S4/S5                              | Auto mode, load detection with power wake thresholds                                      | 0    | 0    | 1    | 1        | ILIM_HI                  |
| S3/S4/S5                           | Auto mode, no load detection                                                              | 0    | 0    | 1    | 0        | ILIM_HI                  |
| S3                                 | Auto mode, keyboard/mouse wake up, load detection with ILIM_LO + 60 mA thresholds         | 0    | 1    | 1    | 1        | ILIM_HI                  |
| S3                                 | Auto mode, keyboard/mouse wake-up, no load detection                                      | 0    | 1    | 1    | 0        | ILIM_HI                  |
| S3                                 | SDP, keyboard/mouse wake-up                                                               | 0    | 1    | 0    | 1 or 0   | ILIM_HI / ILIM_LO        |



### Load Detect

TPS2543 offers system designers unique power management strategy not available in <u>the industry</u> from similar devices. There are two power management schemes supported by the TPS5243 via the STATUS pin, they are:

- 1. Power Wake (PW)
- 2. Port Power Management (PPM)

Either feature may be implemented in a system depending on power savings goals for the system. In general Power Wake feature is used mainly in mobile systems like a notebook where it is imperative to save battery power when system is in deep sleep (S4/S5) state. On the other hand Port Power Management feature would be implemented where multiple charging ports are supported in the same system and system power rating is not capable of supporting full charging on multiple ports *simultaneously*.

### **Power Wake**

Goal of power wake feature is to save system power when system is in S4/S5 state. In S4/S5 state system is in deep sleep and typically running of the battery; so every "mW" in system power savings will translate to extending battery life. In this state the TPS2543 will monitor charging current at the OUT pin and provide a mechanism via the STATUS pin to switch-out the high power DC-DC controller and switch-in a low power LDO when charging current requirement is <45mA (typ). This would be the case when no peripheral device is connected at the charging port or if a device has attained its full battery charge and draws <45mA.

As shown in below when system is in S4/S5 mode (0011 setting, see device truth table) and no device is connected to the charging port (Case I) system runs off a 100mA LDO. Also note TPS2543 will automatically set its ilimit to 55mA (typ) irrespective of ILIM\_LO and ILIM\_Hi setting.



Now when a device is attached (CASE II) and draws >55 mA of charging current the TPS2543 will hit its internal current limit as the current drawn by the attached device will exceed the 55mA ilimit threshold. This will trigger the device to assert STATUS to turn on the main power supply and discharge OUT for 310ms (typ) to allow the main power supply to turn on. After the discharge the device will turn back on with current limit set by ILIM\_HI. In Case III as the attached device is being charged the TPS2543 will monitor its load current. STATUS remains asserted until load current drops below 45mA (typ) for a continuous period of 15s indicating that the attached device is fully charged. At this point STATUS de-asserts and ilimit is set back to 55mA as shown below.









### Port Power Management

Port power management is for systems that have multiple charging ports but cannot power them all simultaneously. Goal of this feature is two fold:

- 1. Enhances user experience since user does not have to search for charging port
- 2. Power supply only has to be designed for a reasonable charging load

All ports are allowed to <u>broadcast</u> high current charging, charging current limit is based on ILIM\_HI resistor setting. <u>System</u> monitors STATUS to see when high current loads are present. Once allowed number of ports assert STATUS, remaining ports are toggled to a non-charging port. Non-charging ports are SDP ports with current limit based on ILIM\_LO. TPS2543 allows for a system to toggle between charging and non-charging ports either with an OUT discharge or without an OUT discharge.



Figure 33. Implementing Port Power Management in a System Supporting Two Charging Ports

### **Over-Current Protection**

When an over-current condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Two possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before VIN has been applied. The TPS2543 senses the short and immediately switches into a constant-current output. In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for nominally one to two microseconds before the current-limit circuit can react. The device operates in constant-current mode after the current-limit circuit has responded. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting. The device will remain off until the junction temperature cools approximately 20°C and will then re-start. The device will continue to cycle on/off until the over-current condition is removed.



(1)

#### SLVSBA6 -FEBRUARY 2012

### **Current-Limit Settings**

The TPS2543 has two independent current limit settings that are each programmed externally with a resistor. The ILIM\_HI setting is programmed with  $R_{ILIM_HI}$  connected between ILIM\_HI and GND. The ILIM\_LO setting is programmed with RILIM\_LO connected between ILIM\_LO and GND. Consult the Device Truth Table (Table 2) to see when each current limit is used. Both settings have the same relation between the current limit and the programming resistor.

R<sub>ILIM LO</sub> is optional and the ILIM\_LO pin may be left unconnected if the following conditions are met:

- 1. ILIM\_SEL is always set high
- 2. Load Detection Port Power Management is not used
- 3. Mouse / Keyboard wake function is not used

If conditions 1 and 2 are met but the mouse / keyboard wake function is also desired, it is recommended to use  $R_{ILIM\_LO} < 80.6 \text{ k}\Omega$ .

The following equation programs the typical current limit:

$$I_{OS\_typ}(mA) = \frac{50,500}{(R_{ILIM XX}(k\Omega) + 0.1)}$$

 $R_{ILIM XX}$  corresponds to either  $R_{ILIM HI}$  or  $R_{ILIM LO}$  as appropriate.



Figure 34.



(3)

#### SLVSBA6 -FEBRUARY 2012

Many applications require that the current limit meet specific tolerance limits. When designing to these tolerance limits, both the tolerance of the TPS2543 current limit and the tolerance of the external programming resistor must be taken into account. The following equations approximate the TPS2543 minimum / maximum current limits to within a few mA and are appropriate for design purposes. The equations do not constitute part of TI's published device specifications for purposes of TI's product warranty. These equations assume an ideal - no variation - external programming resistor. To take resistor tolerance into account, first determine the minimum / maximum resistor values based on its tolerance specifications and use these values in the equations. Because of the inverse relation between the current limit and the programming resistor, use the maximum resistor value in the I<sub>OS min</sub> equation and the minimum resistor value in the I<sub>OS max</sub> equation.

$$I_{OS\_min}(mA) = \frac{45,661}{(R_{ILIM\_XX}(k\Omega) + 0.1)^{0.98422}} - 30$$

$$I_{OS\_max}(mA) = \frac{55,639}{(R_{ILIM\_XX}(k\Omega) + 0.1)^{1.0143}} + 30$$
(3)



The traces routing the R<sub>ILIM\_XX</sub> resistors should be a sufficiently low resistance as to not affect the current-limit accuracy. The ground connection for the RILIM XX resistors is also very important. The resistors need to reference back to the TPS2543 GND pin. Follow normal board layout practices to ensure that current flow from other parts of the board does not impact the ground potential between the resistors and the TPS2543 GND pin.

### **FAULT Response**

The FAULT open-drain output is asserted (active low) during an over-temperature or current limit condition. The output remains asserted until the fault condition is removed. The TPS2543 is designed to eliminate false FAULT reporting by using an internal deglitch circuit for current limit conditions without the need for external circuitry. This ensures that FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. Over-temperature conditions are not deglitched and assert the FAULT signal immediately.



### Undervoltage Lockout (UVLO)

The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turnon threshold. Built-in hysteresis prevents unwanted oscillations on the output due to input voltage drop from large current surges.

### Thermal Sense

The TPS2543 protects itself with two independent thermal sensing circuits that monitor the operating temperature of the power distribution switch and disables operation if the temperature exceeds recommended operating conditions. The device operates in constant-current mode during an over-current condition, which increases the voltage drop across power switch. The power dissipation in the package is proportional to the voltage drop across the power switch, so the junction temperature rises during an over-current condition. The first thermal sensor turns off the power switch when the die temperature exceeds 135°C and the part is in current limit. The second thermal sensor turns off the power switch when the die temperature exceeds 155°C regardless of whether the power switch is in current limit. Hysteresis is built into both thermal sensors, and the switch turns on after the device has cooled by approximately 20°C. The switch continues to cycle off and on until the fault is removed. The open-drain false reporting output FAULT is asserted (active low) during an over-temperature shutdown condition.



### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TPS2543RTER      | ACTIVE                | WQFN         | RTE                | 16   | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| TPS2543RTET      | ACTIVE                | WQFN         | RTE                | 16   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

14 –Jul – 2012

### TAPE AND REEL INFORMATION





Pocket Quadrants

\*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|-----------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2543RTER | WQFN            | RTE                | 16   | 3000 | 330.0                    | 12.4                        | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS2543RTET | WQFN            | RTE                | 16   | 250  | 180.0                    | 12.4                        | 3.3        | 3.3        | 1.1        | 8.0        | 13.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2543RTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS2543RTET | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |

## **MECHANICAL DATA**



- A. All linear almensions are in millimeters. Dimensioning and tolerancing per A B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. Falls within JEDEC MO-220.



## RTE (S-PWQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



### NOTE: A. All linear dimensions are in millimeters



## RTE (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## PACKAGE MATERIALS INFORMATION

www.ti.com

### TAPE AND REEL INFORMATION

### REEL DIMENSIONS

TEXAS INSTRUMENTS





TAPE AND REEL INFORMATION

### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| * | All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | TPS2543RTER                | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ſ | TPS2543RTET                | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2543RTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS2543RTET | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated