

#### www.ti.com

# Cap-Free, NMOS, 250-mA Low-Dropout Regulator with Reverse Current Protection

Check for Samples: TPS73250-Q1

# **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- Stable With No Output Capacitor or Any Value or Type of Capacitor
- Input Voltage Range: 1.7 V to 5.5 V
- Ultralow Dropout Voltage: 40 mV Typ at 250 mA
- Excellent Load Transient Response, With or Without Optional Output Capacitor
- New NMOS Topology Provides Low Reverse Leakage Current
- Low Noise: 30 μV<sub>RMS</sub> Typ (10 kHz to 100 kHz)
- 0.5% Initial Accuracy
- 1% Overall Accuracy (Line, Load, and Temperature)
- Less Than 1-µA Max I<sub>Q</sub> in Shutdown Mode
- Thermal Shutdown and Specified Min/Max Current Limit Protection
- Available in Multiple Output Voltage Versions
   Fixed Outputs of 1.20 V to 5 V
  - Adjustable Outputs from 1.20 V to 5.5 V
  - Custom Outputs Available

# APPLICATIONS

- Post-Regulation for Switching Supplies
- Noise-Sensitive Circuitry such as VCOs
- Point of Load Regulation for DSPs, FPGAs, ASICs, and Microprocessors



Typical Application Circuit for Fixed-Voltage Versions

# DESCRIPTION

The TPS73250-Q1 family of low-dropout (LDO) voltage regulators uses a new topology: an NMOS pass element in a voltage-follower configuration. This topology is stable using output capacitors with low ESR, and even allows operation without a capacitor. It also provides high reverse blockage (low reverse current) and ground pin current that is nearly constant over all values of output current.

The TPS73250-Q1 uses an advanced BiCMOS process to yield high precision while delivering very low dropout voltages and low ground pin current. Current consumption, when not enabled, is under 1  $\mu$ A and ideal for portable applications. The extremely low output noise (30  $\mu$ V<sub>RMS</sub> with 0.1- $\mu$ F C<sub>NR</sub>) is ideal for powering VCOs. These devices are protected by thermal shutdown and foldback current limit.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### SLVSBH6 -JUNE 2012

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| ORDERING INFORMATION " |          |            |              |                       |                  |  |  |  |  |
|------------------------|----------|------------|--------------|-----------------------|------------------|--|--|--|--|
|                        |          | PACKAGE    |              |                       |                  |  |  |  |  |
| T <sub>A</sub>         | TYPE     | DESIGNATOR | QUANTITY     | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |  |  |
|                        | SOT223-6 | DCQ        | Reel of 2500 | TPS73250QDCQRQ1       | 73250Q           |  |  |  |  |
| 40°C to 125°C          | SOT-23   | DBV        | Reel of 3000 | TPS73250QDBVRQ1       | Preview          |  |  |  |  |
|                        | VSON     | DRB        | Reel of 3000 | TPS73250QDRBRQ1       | Preview          |  |  |  |  |

### ORDERING INFORMATION<sup>(1)</sup>

(1) For the most current specification and package information, refer to the Package Option Addendum located at the end of this datasheet or see the TI website at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS**

Over operating junction temperature range unless otherwise noted.<sup>(1)</sup>

|                                         |                                                             | VALUE                | UNIT      |
|-----------------------------------------|-------------------------------------------------------------|----------------------|-----------|
| V <sub>IN</sub> range                   |                                                             | -0.3 to 6            | V         |
| V <sub>EN</sub> range                   |                                                             | -0.3 to 6            | V         |
| V <sub>OUT</sub> range                  |                                                             | -0.3 to 5.5          | V         |
| $V_{\text{NR}}$ , $V_{\text{FB}}$ range |                                                             | –0.3 to 6            | V         |
| Peak output cur                         | rent                                                        | Internally limited   |           |
| Output short-cir                        | cuit duration                                               | Indefinite           |           |
| Continuous tota                         | l power dissipation                                         | See Thermal Informat | ion Table |
| Junction temper                         | rature range, T <sub>J</sub>                                | -55 to 150           | °C        |
| Storage temperation                     | ature range                                                 | -65 to 150           | °C        |
| ESD ratings                             | Human Body Model (HBM) AEC-Q100 Classification Level H2     | 2                    | kV        |
|                                         | Charged Device Model (CDM) AEC-Q100 Classification Level C3 | 750                  | V         |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Electrical Characteristics is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

### THERMAL INFORMATION

|                    | THERMAL METRIC <sup>(1)(2)</sup>                            | DRB    | DCQ    | DBV    | UNIT  |
|--------------------|-------------------------------------------------------------|--------|--------|--------|-------|
|                    |                                                             | 8 PINS | 6 PINS | 5 PINS |       |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(4)</sup>       | 47.8   | 70.4   | 180    |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(5)</sup>    | 83     | 70     | 64     |       |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(6)</sup>         | N/A    | N/A    | 35     | °C/W  |
| ΨJT                | Junction-to-top characterization parameter <sup>(7)</sup>   | 2.1    | 6.8    | N/A    | -C/VV |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter <sup>(8)</sup> | 17.8   | 30.1   | N/A    |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(9)</sup> | 12.1   | 6.3    | N/A    |       |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
 Thermal data for the DRB, DCQ, and DRV packages are derived by thermal simulations based on JEDEC-standard methodology as

specified in the JESD51 series. The following assumptions are used in the simulations:

(a) i. DRB: The exposed pad is connected to the PCB ground layer through a 2x2 thermal via array.

ii. DCQ: The exposed pad is connected to the PCB ground layer through a 3x2 thermal via array. iii. DBV: There is no exposed pad with the DBV package.

(b) i. DRB: The top and bottom copper layers are assumed to have a 20% thermal conductivity of copper representing a 20% copper coverage.

ii. DCQ: Each of top and bottom copper layers has a dedicated pattern for 20% copper coverage.

iii. DBV: The top and bottom copper layers are assumed to have a 20% thermal conductivity of copper representing a 20% copper coverage.

(c) These data were generated with only a single device at the center of a JEDEC high-K (2s2p) board with 3in x 3in copper area. To understand the effects of the copper area on thermal performance, see the *Power Dissipation* section of this data sheet.

(3) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(4) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the top of the package. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(5) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(6) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data to obtain  $\theta_{JA}$  using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data to obtain  $\theta_{JA}$  using a procedure described in JESD51-2a (sections 6 and 7).

- (8) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (9) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



www.ti.com

### SLVSBH6 -JUNE 2012

## **ELECTRICAL CHARACTERISTICS**

Over operating temperature range ( $T_A = -40^{\circ}$ C to 125°C),  $V_{IN} = V_{OUT(nom)} + 0.5 V^{(1)}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $V_{EN} = 1.7 \text{ V}$ , and  $C_{OUT} = 0.1 \mu$ F, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}$ C.

|                                     | PARAMETER                                                                   |                                                     | TE                                                  | EST CONDITIONS                                         | MIN                    | TYP                   | MAX             | UNIT              |  |  |  |
|-------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------|------------------------|-----------------------|-----------------|-------------------|--|--|--|
| V <sub>IN</sub>                     | Input voltage range <sup>(1)</sup>                                          |                                                     |                                                     |                                                        | 1.7                    |                       | 5.5             | V                 |  |  |  |
| V <sub>FB</sub>                     | Internal reference                                                          |                                                     | T <sub>A</sub> = 25°C                               |                                                        | 1.198                  | 1.20                  | 1.210           | V                 |  |  |  |
|                                     | Output voltage rar                                                          | nge                                                 |                                                     |                                                        | V <sub>FB</sub>        | 5.                    | $5 - V_{DO}$    | V                 |  |  |  |
| V <sub>OUT</sub>                    |                                                                             | Nominal                                             | T <sub>A</sub> = 25°C                               |                                                        | -0.5                   |                       | 0.5             |                   |  |  |  |
| VOU1                                | Accuracy <sup>(1)(2)</sup>                                                  | $V_{\text{IN}},I_{\text{OUT}},\text{and}\text{T}$   | V <sub>OUT</sub> + 0.5 \<br>10 mA ≤ I <sub>OU</sub> | / ≤ V <sub>IN</sub> ≤ 5.5 V;<br><sub>IT</sub> ≤ 250 mA | -1                     | ±0.5                  | 1               | %                 |  |  |  |
|                                     |                                                                             | Nominal                                             | $T_A = 25^{\circ}C$                                 |                                                        | -0.5                   |                       | 0.5             |                   |  |  |  |
| V <sub>OUT</sub>                    | Accuracy                                                                    | $V_{\text{IN}},I_{\text{OUT}},\text{and}\;\text{T}$ | V <sub>OUT</sub> + 0.5 \<br>10 mA ≤ I <sub>OU</sub> | / ≤ V <sub>IN</sub> ≤ 5.5 V;<br><sub>IT</sub> ≤ 250 mA | -1                     | ±0.5                  | 1               | %                 |  |  |  |
| $\Delta V_{OUT}\%/\Delta V_{IN}$    | Line regulation <sup>(1)</sup>                                              |                                                     | V <sub>OUT(nom)</sub> +                             | 0.5 V ≤ V <sub>IN</sub> ≤ 5.5 V                        |                        | 0.01                  |                 | %/V               |  |  |  |
|                                     |                                                                             |                                                     | 1 mA ≤ I <sub>OUT</sub>                             | ≤ 250 mA                                               |                        | 0.002                 |                 |                   |  |  |  |
| $\Delta V_{OUT} % / \Delta I_{OUT}$ | Load regulation                                                             |                                                     | 10 mA ≤ I <sub>OU</sub>                             | <sub>IT</sub> ≤ 250 mA                                 |                        | 0.0005                |                 | %/mA              |  |  |  |
| V <sub>DO</sub>                     | Dropout voltage <sup>(3)</sup><br>(V <sub>IN</sub> = V <sub>OUT</sub> (nom) |                                                     | l <sub>OUT</sub> = 250 r                            | nA                                                     |                        | 40                    | 150             | mV                |  |  |  |
| Z <sub>O</sub> (DO)                 | Output impedance                                                            | in dropout                                          | 1.7 V ≤ V <sub>IN</sub> :                           | ≤ V <sub>OUT</sub> + V <sub>DO</sub>                   |                        | 0.25                  |                 | Ω                 |  |  |  |
| I <sub>CL</sub>                     | Output current lim                                                          | it                                                  | V <sub>OUT</sub> = 0.9 >                            | ĸ V <sub>OUT(nom)</sub>                                | 250                    | 425                   | 600             | mA                |  |  |  |
| I <sub>SC</sub>                     | Short-circuit current                                                       |                                                     | $V_{OUT} = 0 V$                                     |                                                        |                        | 300                   |                 | mA                |  |  |  |
| I <sub>REV</sub>                    | Reverse leakage of                                                          | current <sup>(4)</sup> (–I <sub>IN</sub> )          | V <sub>EN</sub> ≤ 0.5 V,                            | , 0 V $\leq$ V <sub>IN</sub> $\leq$ V <sub>OUT</sub>   |                        | 0.1                   | 10              | μA                |  |  |  |
|                                     | CND nin ourrent                                                             |                                                     | I <sub>OUT</sub> = 10 m.                            | A (I <sub>Q</sub> )                                    |                        | 400                   | 550             |                   |  |  |  |
| I <sub>GND</sub>                    | GND pin current                                                             |                                                     | l <sub>OUT</sub> = 250 r                            | mA                                                     |                        | 650                   | 950             | μA                |  |  |  |
| I <sub>SHDN</sub>                   | Shutdown current                                                            | (I <sub>GND</sub> )                                 | V <sub>EN</sub> ≤ 0.5 V,<br>-40°C ≤ T <sub>A</sub>  | V <sub>OUT</sub> ≤ V <sub>IN</sub> ≤ 5.5,<br>≤ 100°C   |                        | 0.02                  | 1               | μA                |  |  |  |
| I <sub>FB</sub>                     | FB pin current                                                              |                                                     |                                                     |                                                        |                        | 0.1                   | 0.3             | μA                |  |  |  |
| PSRR                                | Power-supply reje                                                           | ction ratio                                         | f = 100 Hz,                                         | l <sub>OUT</sub> = 250 mA                              |                        | 58                    |                 | dB                |  |  |  |
| FORK                                | (ripple rejection)                                                          | f = 10 kHz, I <sub>OUT</sub> = 250 mA               |                                                     |                                                        | 37                     |                       | uВ              |                   |  |  |  |
| M                                   | Output noise volta                                                          | ge                                                  | C <sub>OUT</sub> = 10 μ                             | IF, No C <sub>NR</sub>                                 | 2                      | 27 × V <sub>OUT</sub> |                 |                   |  |  |  |
| V <sub>N</sub>                      | BW = 10 Hz - 100                                                            |                                                     | C <sub>OUT</sub> = 10 μF, C <sub>NR</sub> = 0.01 μF |                                                        | 8.5 × V <sub>OUT</sub> |                       |                 | μV <sub>RMS</sub> |  |  |  |
| t <sub>STR</sub>                    | Startup time                                                                |                                                     | $V_{OUT} = 3 V,$<br>$C_{OUT} = 1 \mu F$             | $R_L = 30 \Omega$<br>F, C <sub>NR</sub> = 0.01 μF      |                        | 600                   |                 | μs                |  |  |  |
| V <sub>EN</sub> (HI)                | EN pin high (enabled)                                                       |                                                     |                                                     |                                                        | 1.7                    |                       | V <sub>IN</sub> | V                 |  |  |  |
| V <sub>EN</sub> (LO)                | EN pin low (shutdown)                                                       |                                                     |                                                     |                                                        | 0                      |                       | 0.5             | V                 |  |  |  |
| I <sub>EN</sub> (HI)                | EN pin current (en                                                          | abled)                                              | V <sub>EN</sub> = 5.5 V                             |                                                        |                        | 0.02                  | 0.1             | μA                |  |  |  |
| Ŧ                                   | Thormal objections                                                          | tomporatura                                         | Shutdown                                            | Temp increasing                                        |                        | 160                   |                 | •0                |  |  |  |
| T <sub>SD</sub>                     | Thermal shutdown                                                            | i temperature                                       | Reset                                               | Temp decreasing                                        |                        | 140                   |                 | °C                |  |  |  |
| T <sub>A</sub>                      | Recommended op                                                              | erating temperature                                 |                                                     |                                                        | -40                    |                       | 125             | °C                |  |  |  |

Minimum V<sub>IN</sub> = V<sub>OUT</sub> + V<sub>DO</sub> or 1.7 V, whichever is greater.
 Tolerance of external resistors not included in this specification.
 V<sub>DO</sub> is not measured for fixed output versions with V<sub>OUT(nom)</sub> < 1.8 V since minimum V<sub>IN</sub> = 1.7 V.
 Fixed-voltage versions only; refer to *Applications* section for more information.



SLVSBH6 -JUNE 2012

www.ti.com

# FUNCTIONAL BLOCK DIAGRAMS



### Figure 1. Fixed Voltage Version



### Figure 2. Adjustable Voltage Version

SLVSBH6 -JUNE 2012



www.ti.com

### **PIN CONFIGURATIONS**



#### **PIN DESCRIPTIONS**

| NAME | SOT23<br>(DBV)<br>PIN NO. | SOT223<br>(DCQ)<br>PIN NO. | 3×3 SON<br>(DRB)<br>PIN NO. | DESCRIPTION                                                                                                                                                                                                                            |
|------|---------------------------|----------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN   | 1                         | 1                          | 8                           | Input supply                                                                                                                                                                                                                           |
| GND  | 2                         | 3, 6                       | 4, Pad                      | Ground                                                                                                                                                                                                                                 |
| EN   | 3                         | 5                          | 5                           | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. Refer to the Shutdown section in Application Information for more details. EN can be connected to IN if not used. |
| NR   | 4                         | 4                          | 3                           | Fixed voltage versions only; connecting an external capacitor to this pin bypasses noise generated by the internal bandgap, reducing output noise to very low levels.                                                                  |
| FB   | 4                         | 4                          | 3                           | Adjustable voltage version only; this is the input to the control loop error amplifier, and is used to set the output voltage of the device.                                                                                           |
| OUT  | 5                         | 2                          | 1                           | Output of the regulator. There are no output capacitor requirements for stability.                                                                                                                                                     |



SLVSBH6 -JUNE 2012

#### www.ti.com

### **TYPICAL CHARACTERISTICS**

For all voltage versions at  $T_J = 25^{\circ}$ C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V,  $I_{OUT} = 10$  mA,  $V_{EN} = 1.7$  V, and  $C_{OUT} = 0.1$  µF, unless otherwise noted.





Figure 5.



OUTPUT VOLTAGE ACCURACY HISTOGRAM

LINE REGULATION





**DROPOUT VOLTAGE vs TEMPERATURE** 





#### **OUTPUT VOLTAGE DRIFT HISTOGRAM**

SLVSBH6 -JUNE 2012

# **TYPICAL CHARACTERISTICS (continued)**

For all voltage versions at  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT(nom)} + 0.5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $V_{EN} = 1.7 \text{ V}$ , and  $C_{OUT} = 0.1 \mu\text{F}$ , unless otherwise noted.











#### **GROUND PIN CURRENT vs TEMPERATURE**



Figure 10.







Copyright © 2012, Texas Instruments Incorporated

8

**ISTRUMENTS** 

EXAS



SLVSBH6 -JUNE 2012

#### www.ti.com

### **TYPICAL CHARACTERISTICS (continued)**

For all voltage versions at  $T_J = 25^{\circ}$ C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V,  $I_{OUT} = 10$  mA,  $V_{EN} = 1.7$  V, and  $C_{OUT} = 0.1$  µF, unless otherwise noted.







 $C_{NR} = 0 \mu F$ 





PSRR (RIPPLE REJECTION) vs VIN - VOUT 40 35 30 25 PSRR (dB) 20 15 Frequency = 10kHz 10  $C_{OUT} = 10 \mu F$ V<sub>OUT</sub> = 2.5V 5  $I_{OUT} = 100 \text{mA}$ 0 0.2 0.4 0.6 1.0 1.2 1.4 1.6 1.8 2.0 0 0.8  $V_{IN} - V_{OUT} (V)$ 

Figure 16.

NOISE SPECTRAL DENSITY  $C_{NR} = 0.01 \mu F$ 









www.ti.com

# **TYPICAL CHARACTERISTICS (continued)**

For all voltage versions at  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT(nom)} + 0.5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $V_{EN} = 1.7 \text{ V}$ , and  $C_{OUT} = 0.1 \mu\text{F}$ , unless otherwise noted.





### **APPLICATION INFORMATION**

The TPS73250-Q1 belongs to a family of new generation LDO regulators that use an NMOS pass transistor to achieve ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features, combined with low noise and an enable input, make the TPS73250-Q1 ideal for portable applications. This regulator family offers a wide selection of fixed output voltage versions and an adjustable output version. All versions have thermal and over-current protection, including foldback current limit.

Figure 27 shows the basic circuit connections for the fixed voltage models.



#### Figure 27. Typical Application Circuit for Fixed-Voltage Versions

For best accuracy, make the parallel combination of  $R_1$  and  $R_2$  approximately equal to 19 k $\Omega$ . This 19 k $\Omega$ , in addition to the internal 8-k $\Omega$  resistor, presents the same impedance to the error amp as the 27-k $\Omega$  bandgap reference output. This impedance helps compensate for leakages into the error amp terminals.

### INPUT AND OUTPUT CAPACITOR REQUIREMENTS

Although an input capacitor is not required for stability, it is good analog design practice to connect a 0.1- $\mu$ F to 1- $\mu$ F low ESR capacitor across the input supply near the regulator. This counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or the device is located several inches from the power source.

The TPS73250-Q1 does not require an output capacitor for stability and has maximum phase margin with no capacitor. It is designed to be stable for all available types and values of capacitors. In applications where multiple low ESR capacitors are in

parallel, ringing may occur when the product of  $C_{OUT}$ and total ESR drops below 50 n $\Omega$ F. Total ESR includes all parasitic resistances, including capacitor ESR and board, socket, and solder joint resistance. In most applications, the sum of capacitor ESR and trace resistance will meet this requirement.

## OUTPUT NOISE

A precision band-gap reference is used to generate the internal reference voltage,  $V_{REF}$ . This reference is the dominant noise source within the TPS73250-Q1 and it generates approximately 32  $\mu V_{RMS}$  (10 Hz to 100 kHz) at the reference output (NR). The regulator control loop gains up the reference noise with the same gain as the reference voltage, so that the noise voltage of the regulator is approximately given by:

$$V_{N} = 32 \ \mu V_{RMS} \times \frac{(R_{1} + R_{2})}{R_{2}} = 32 \ \mu V_{RMS} \times \frac{V_{OUT}}{V_{REF}}$$
 (1)

Since the value of  $V_{\text{REF}}$  is 1.2 V, this relationship reduces to:

$$V_{N}(\mu V_{RMS}) = 27 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
 (2)

for the case of no C<sub>NR</sub>.

An internal 27-k $\Omega$  resistor in series with the noise reduction pin (NR) forms a low-pass filter for the voltage reference when an external noise reduction capacitor,  $C_{NR}$ , is connected from NR to ground. For  $C_{NR} = 10$  nF, the total noise in the 10 Hz to 100 kHz bandwidth is reduced by a factor of ~3.2, giving the approximate relationship:

$$V_{N}(\mu V_{RMS}) = 8.5 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
for C<sub>NR</sub> = 10 nF. (3)

This noise reduction effect is shown as *RMS Noise Voltage vs*  $C_{NR}$  (Figure 20) in the Typical Characteristics section.

Connecting a feedback capacitor,  $C_{FB}$ , from the output to the feedback pin (FB) will reduce output noise and improve load transient performance.

The TPS73250-Q1 uses an internal charge pump to develop an internal supply voltage sufficient to drive the gate of the NMOS pass element above V<sub>OUT</sub>. The charge pump generates ~250  $\mu$ V of switching noise at ~4 MHz; however, charge-pump noise contribution is negligible at the output of the regulator for most values of I<sub>OUT</sub> and C<sub>OUT</sub>.

Copyright © 2012, Texas Instruments Incorporated

SLVSBH6 -JUNE 2012

### BOARD LAYOUT RECOMMENDATION TO IMPROVE PSRR AND NOISE PERFORMANCE

To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the PCB be designed with separate ground planes for  $V_{\rm IN}$  and  $V_{\rm OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device.

## INTERNAL CURRENT LIMIT

The TPS73250-Q1 internal current limit helps protect the regulator during fault conditions. Foldback current limit helps to protect the regulator from damage during output short-circuit conditions by reducing current limit when  $V_{OUT}$  drops below 0.5 V. See Figure 12 in the Typical Characteristics section for a graph of  $I_{OUT}$  vs  $V_{OUT}$ .

Note from Figure 12 that approximately -0.2 V of V<sub>OUT</sub> results in a current limit of 0 mA. Therefore, if OUT is forced below -0.2 V before EN goes high, the device may not start up. In applications that work with both a positive and negative voltage supply, the TPS73250-Q1 should be enabled first.

## **ENABLE PIN AND SHUTDOWN**

The enable pin (EN) is active high and is compatible with standard TTL-CMOS levels. A  $V_{EN}$  below 0.5 V (max) turns the regulator off and drops the GND pin current to approximately 10 nA. When EN is used to shutdown the regulator, all charge is removed from the pass transistor gate, and the output ramps back up to a regulated V<sub>OUT</sub> (see Figure 23).

When shutdown capability is not required, EN can be connected to  $V_{IN}$ . However, the pass gate may not be discharged using this configuration, and the pass transistor may be left on (enhanced) for a significant time after  $V_{IN}$  has been removed. This scenario can result in reverse current flow (if the IN pin is low impedance) and faster ramp times upon power-up. In addition, for  $V_{IN}$  ramp times slower than a few milliseconds, the output may overshoot upon power-up.

Note that current limit foldback can prevent device start-up under some conditions. See the *Internal Current Limit* section.

## DROPOUT VOLTAGE

The TPS73250-Q1 uses an NMOS pass transistor to achieve extremely low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the NMOS pass device is in its linear region of operation and the input-to-output resistance is the R<sub>DS-ON</sub> of the NMOS pass element.

For large step changes in load current, the TPS73250-Q1 requires a larger voltage drop from  $V_{IN}$  to  $V_{OUT}$  to avoid degraded transient response. The boundary of this transient dropout region is approximately twice the dc dropout. Values of  $V_{IN} - V_{OUT}$  above this line insure normal transient response.

Operating in the transient dropout region can cause an increase in recovery time. The time required to recover from a load transient is a function of the magnitude of the change in load current rate, the rate of change in load current, and the available headroom ( $V_{IN}$  to  $V_{OUT}$  voltage drop). Under worstcase conditions [full-scale instantaneous load change with ( $V_{IN} - V_{OUT}$ ) close to dc dropout levels], the TPS73250-Q1 can take a couple of hundred microseconds to return to the specified regulation accuracy.

## TRANSIENT RESPONSE

The low open-loop output impedance provided by the NMOS pass element in a voltage follower configuration allows operation without an output capacitor for many applications. As with any regulator, the addition of a capacitor (nominal value 1  $\mu$ F) from the OUT pin to ground will reduce undershoot magnitude but increase its duration. In the adjustable version, the addition of a capacitor, C<sub>FB</sub>, from the OUT pin to the FB pin will also improve the transient response.

The TPS73250-Q1 does not have active pulldown when the output is overvoltage. This allows applications that connect higher voltage sources, such as alternate power supplies, to the output. This also results in an output overshoot of several percent if the load current quickly drops to zero when a capacitor is connected to the output. The duration of overshoot can be reduced by adding a load resistor. The overshoot decays at a rate determined by output capacitor  $C_{OUT}$  and the internal/external load resistance. The rate of decay is given by:

(Fixed voltage version)

$$dV/dt = \frac{V_{OUT}}{C_{OUT} \times 80 \ k\Omega \parallel R_{LOAD}}$$
(4)

(Adjustable voltage version)

$$dV/dt = \frac{V_{OUT}}{C_{OUT} \times 80 \ k\Omega \parallel (R_1 + R_2) \parallel R_{LOAD}}$$
(5)



### **REVERSE CURRENT**

The NMOS pass element of the TPS73250-Q1 provides inherent protection against current flow from the output of the regulator to the input when the gate of the pass device is pulled low. To ensure that all charge is removed from the gate of the pass element, the EN pin must be driven low before the input voltage is removed. If this is not done, the pass element may be left on due to stored charge on the gate.

After the EN pin is driven low, no bias voltage is needed on any pin for reverse current blocking. Note that reverse current is specified as the current flowing out of the IN pin due to voltage applied on the OUT pin. There will be additional current flowing into the OUT pin due to the 80-k $\Omega$  internal resistor divider to ground (see Figure 1 and Figure 2).

### THERMAL PROTECTION

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This limits the dissipation of the regulator, protecting it from damage due to overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of your application. This produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS73250-Q1 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS73250-Q1 into thermal shutdown will degrade device reliability.

### POWER DISSIPATION

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are shown in the Power Dissipation Ratings table. Using heavier copper will increase the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers will also improve the heat-sink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ):

$$P_{\rm D} = (V_{\rm IN} - V_{\rm OUT}) \times I_{\rm OUT}$$
(6)

Power dissipation can be minimized by using the lowest possible input voltage necessary to assure the required output voltage.

### PACKAGE MOUNTING

Solder pad footprint recommendations for the TPS73250-Q1 are presented in Application Bulletin Solder Pad Recommendations for Surface-Mount Devices (SBFA015), available from the Texas Instruments web site at www.ti.com.



www.ti.com

## PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TPS73250QDCQRQ1  | ACTIVE                | SOT-223      | DCQ                | 6    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS73250-Q1 :

• Catalog: TPS73250

• Enhanced Product: TPS73250-EP

NOTE: Qualified Version Definitions:

# PACKAGE OPTION ADDENDUM



www.ti.com

20-Jul-2012

• Catalog - TI's standard catalog product

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

### REEL DIMENSIONS

TEXAS INSTRUMENTS





#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS73250QDCQRQ1 | SOT-223         | DCQ                | 6 | 2500 | 330.0                    | 12.4                     | 7.05       | 7.45       | 1.88       | 8.0        | 12.0      | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

19-Jul-2012



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS73250QDCQRQ1 | SOT-223      | DCQ             | 6    | 2500 | 358.0       | 335.0      | 35.0        |

DCQ (R-PDSO-G6)

PLASTIC SMALL-OUTLINE



- Β. This drawing is subject to change without notice. Controlling dimension in inches.
- C.
- Body length and width dimensions are determined at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs, and interlead flash, but including any mismatch between the top and the bottom of the plastic body.
- 🖄 Lead width dimension does not include dambar protrusion.
- plated leads.
- Interlead flash allow 0.008 inch max. G.
- H. Gate burr/protrusion max. 0.006 inch.
- Ι. Datums A and B are to be determined at Datum H.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. Please refer to the product data sheet for specific via and thermal dissipation requirements.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated