

# **Dual Voltage Detector With Adjustable Hysteresis**

Check for Samples: TPS3806I33-Q1

## FEATURES

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- Dual Voltage Detector With Adjustable Hysteresis, 3.3-V Adjustable and 2-V Adjustable
- Assured Reset at V<sub>DD</sub> = 0.8 V
- Supply Current: 3 μA Typical at V<sub>DD</sub> = 3.3 V
- Independent Open-Drain Reset Outputs
- 6-Pin SOT-23 Package

## **APPLICATIONS**

- Voltage Supervisor
- Voltage Detector
- Battery Monitor

### DESCRIPTION

The TPS3806I33-Q1 integrates two independent voltage detectors for battery voltage monitoring. During power on, the device asserts RESET and RSTSENSE when supply voltage V<sub>DD</sub> or the voltage at the LSENSE input becomes higher than 0.8 V. Thereafter, the supervisory circuit monitors V<sub>DD</sub> and LSENSE, keeping RESET and RSTSENSE active as long as V<sub>DD</sub> and LSENSE remain below the threshold voltage,  $V_{\text{IT}}$ . As soon as  $V_{\text{DD}}$  or LSENSE rises above the threshold voltage  $V_{\text{IT}}$ , the device deasserts RESET or RSTSENSE, respectively. The TPS3806I33-Q1 device has a fixed-sense threshold voltage VIT set by an internal voltage divider at VDD and an adjustable second-LSENSE input. In addition, one can set an upper voltage threshold at HSENSE allow wide adjustable to а hysteresis window.

The devices are available in a 6-pin SOT-23 package. Characterization of the TPS3806I33-Q1 device is for operation over a temperature range of  $-40^{\circ}$ C to 125°C.



**Typical Operating Circuit** 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

ÆÀ

# TPS3806I33-Q1



#### SLVSBW8A-MARCH 2013-REVISED MARCH 2013

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### Table 1. ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub>    | PACKAGE      | QUANTITY     | PART NUMBER       | TOP-SIDE SYMBOL | STATUS |
|-------------------|--------------|--------------|-------------------|-----------------|--------|
| –40°C to<br>125°C | DBV (SOT-23) | Reel of 3000 | TPS3806I33QDBVRQ1 | PZHQ            | Active |

(1) For the most-current package and ordering information, see the Package Option Addendum located at the end of this data sheet or refer to the TI Web site at www.ti.com.



### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                       |                                                                 | TPS3806l33-Q1 | UNIT |  |
|-----------------------------------------------------------------------|-----------------------------------------------------------------|---------------|------|--|
| Supply voltage, V <sub>DD</sub> <sup>(2)</sup>                        |                                                                 | 7             | V    |  |
| All other pins <sup>(2)</sup>                                         |                                                                 | –0.3 to 7     |      |  |
| Maximum low-output current, I <sub>OL</sub>                           |                                                                 | 5             | mA   |  |
| Maximum high-output current, I <sub>OH</sub>                          | mA                                                              |               |      |  |
| Input clamp current, $I_{IK}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > | · V <sub>DD</sub> )                                             | ±10           | mA   |  |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or                 | $V_{O} > V_{DD}$ )                                              | ±10           | mA   |  |
| Operating free-air temperature range                                  | , T <sub>A</sub>                                                | -40 to 125    | °C   |  |
| Storage temperature range, T <sub>stg</sub>                           |                                                                 | -65 to 150    | °C   |  |
| Flastrastatic discharge rating FCD                                    | Human-body model (HBM) AEC-Q100<br>Classification Level H2      | 2             | kV   |  |
| Electrostatic discharge rating, ESD                                   | Charged-device model (CDM) AEC-Q100<br>Classification Level C4B | 750           | V    |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND. For reliable operation, the device must not be continuously operated at 7 V for more than t = 1000 h.



SLVSBW8A-MARCH 2013-REVISED MARCH 2013

# THERMAL INFORMATION

|                    |                                                             | TPS3806l33-Q1 |      |
|--------------------|-------------------------------------------------------------|---------------|------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | DBV           | UNIT |
|                    |                                                             | 6 PINS        |      |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 188.9         | °C/W |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 130.9         | °C/W |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 34.2          | °C/W |
| ΨJT                | Junction-to-top characterization parameter <sup>(5)</sup>   | 25.4          | °C/W |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter <sup>(6)</sup> | 33.8          | °C/W |
| $\theta_{JCbot}$   | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A           | °C/W |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as

specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

### **RECOMMENDED OPERATING CONDITIONS**

|                                                      | MIN | MAX                   | UNIT |
|------------------------------------------------------|-----|-----------------------|------|
| Supply voltage, V <sub>DD</sub>                      | 1.3 | 6                     | V    |
| Input voltage, V <sub>I</sub>                        | 0   | V <sub>DD</sub> + 0.3 | V    |
| Operating free-air temperature range, T <sub>A</sub> | -40 | 125                   | °C   |

SLVSBW8A-MARCH 2013-REVISED MARCH 2013

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

| PAR/                           | AMETER                                 |                                             | TEST CONDITIONS                                             | MIN   | TYP   | MAX   | UNIT |
|--------------------------------|----------------------------------------|---------------------------------------------|-------------------------------------------------------------|-------|-------|-------|------|
|                                |                                        |                                             | V <sub>DD</sub> = 1.5 V, I <sub>OL</sub> = 1 mA             |       |       |       |      |
| V <sub>OL</sub>                | Low-level output voltage               |                                             | V <sub>DD</sub> = 3.3 V, I <sub>OL</sub> = 2 mA             |       |       | 0.3   | V    |
|                                |                                        |                                             | V <sub>DD</sub> = 6 V, I <sub>OL</sub> = 3 mA               |       |       |       |      |
|                                | Power-up reset voltage <sup>(1)</sup>  |                                             | $V_{DD} \ge 0.8 \text{ V}, \text{ I}_{OL} = 50 \mu\text{A}$ |       |       | 0.2   | V    |
|                                |                                        | LSENSE                                      | T 0500                                                      | 1.198 | 1.207 | 1.216 |      |
|                                |                                        | TPS3806I33-Q1                               | $T_A = 25^{\circ}C$                                         | 2.978 | 3     | 3.022 |      |
|                                | Negative-going                         | LSENSE                                      | T 0%0 to 70%0                                               | 1.188 | 1.207 | 1.226 | V    |
| V <sub>IT</sub>                | input threshold voltage <sup>(2)</sup> | TPS3806I33-Q1                               | $T_A = 0^{\circ}C$ to $70^{\circ}C$                         | 2.952 | 3     | 3.048 |      |
|                                |                                        | LSENSE T 40%0 to 405%0                      | 1.183                                                       | 1.207 | 1.231 |       |      |
|                                |                                        | TPS3806I33-Q1                               | $T_A = -40^{\circ}C$ to $125^{\circ}C$                      | 2.94  | 3     | 3.06  |      |
| ,                              | Thesterna's                            |                                             | 1.2 V < V <sub>IT</sub> < 2.5 V                             |       | 60    |       |      |
| V <sub>hys</sub>               | Hysteresis                             |                                             | 2.5 V < V <sub>IT</sub> < 3.5 V                             |       | 90    |       | mv   |
| I                              | Input current                          | LSENSE, HSENSE                              |                                                             | -25   |       | 25    | nA   |
| ОН                             | High-level output current              |                                             | $V_{DD} = V_{IT} + 0.2 \text{ V},  V_{OH} = V_{DD}$         |       |       | 300   | nA   |
| I <sub>DD</sub> Supply current |                                        | V <sub>DD</sub> = 3.3 V, output unconnected |                                                             | 3     | 5     |       |      |
|                                |                                        |                                             | $V_{DD} = 6 V$ , output unconnected                         |       | 4     | 6     | μA   |
| Ci                             | Input capacitance                      |                                             | $V_{I} = 0 V \text{ to } V_{DD}$                            |       | 1     |       | pF   |

The lowest supply voltage at which RESET becomes active. t<sub>r,VDD</sub> ≥ 15 µs/V
To ensure best stability of the threshold voltage, place a bypass capacitor (ceramic, 0.1 µF) near the supply terminals.

## SWITCHING CHARACTERISTICS

at R<sub>L</sub> = 1 MΩ, C<sub>L</sub> = 50 pF, T<sub>A</sub> = -40°C to 125°C

| PARA             | METER                                                 | TEST CONDITIONS                                            | MIN                                        | TYP | MAX | UNIT |    |
|------------------|-------------------------------------------------------|------------------------------------------------------------|--------------------------------------------|-----|-----|------|----|
| t <sub>PHL</sub> | Propagation (delay) time,<br>high-to-low-level output | V <sub>DD</sub> to RESET delay<br>LSENSE to RSTSENSE delay | V <sub>IH</sub> = 1.05 x V <sub>IT</sub> , |     | 5   | 100  | μs |
| t <sub>PLH</sub> | Propagation (delay) time,<br>low-to-high-level output | V <sub>DD</sub> to RESET delay<br>HSENSE to RSTSENSE delay | $V_{IL} = 0.95 \times V_{IT}$              |     | 5   | 100  | μs |

## **TIMING REQUIREMENTS**

at  $R_L = 1 \text{ M}\Omega$ ,  $C_L = 50 \text{ pF}$ ,  $T_A = -40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ 

| PARAMETER                     |                |                    | TEST CONDITIONS                                                    | MIN        | TYP | MAX | UNIT |
|-------------------------------|----------------|--------------------|--------------------------------------------------------------------|------------|-----|-----|------|
|                               | Dulas duration | At V <sub>DD</sub> |                                                                    | <b>F F</b> |     |     |      |
| t <sub>w</sub> Pulse duration | Puise duration | At SENSE           | $V_{IH} = 1.05 \text{ x } V_{IT}, V_{IL} = 0.95 \text{ x } V_{IT}$ | 5.5        |     |     | μs   |

TEXAS INSTRUMENTS

www.ti.com

SLVSBW8A-MARCH 2013-REVISED MARCH 2013



#### **Table 2. TERMINAL FUNCTIONS**

| TERM            | INAL | I/O | DESCRIPTION                                                |
|-----------------|------|-----|------------------------------------------------------------|
| NAME            | NO.  | 1/0 | DESCRIPTION                                                |
| GND             | 2    | I   | Ground                                                     |
| HSENSE          | 6    | I   | Adjustable hysteresis input                                |
| LSENSE          | 5    | I   | Adjustable sense input                                     |
| RESET           | 3    | 0   | Active-low open-drain reset output (from V <sub>DD</sub> ) |
| RSTSENSE        | 1    | 0   | Active-low open-drain reset output (from LSENSE)           |
| V <sub>DD</sub> | 4    | I   | Input supply voltage and fixed sense input                 |

### FUNCTION AND TRUTH TABLE

|                   | TPS3806l33-Q1 |                          |          |  |  |  |  |  |  |  |  |
|-------------------|---------------|--------------------------|----------|--|--|--|--|--|--|--|--|
| $V_{DD} > V_{IT}$ | RESET         | LSENSE > V <sub>IT</sub> | RSTSENSE |  |  |  |  |  |  |  |  |
| 0                 | L             | 0                        | L        |  |  |  |  |  |  |  |  |
| 1                 | Н             | 1                        | Н        |  |  |  |  |  |  |  |  |



#### FUNCTIONAL BLOCK DIAGRAM

### **Detailed Description**

#### Operation

The TPS3806I33-Q1 monitors battery voltage and asserts  $\overrightarrow{\text{RESET}}$  when a battery becomes discharged below a certain threshold voltage. A comparator monitors the battery voltage via an external resistor divider. When the voltage at the LSENSE input drops below the internal reference voltage, the  $\overrightarrow{\text{RSTSENSE}}$  output pulls low. The output remains low until the battery is replaced, or recharged above a second higher trip-point, set at HSENSE. One can monitor a second voltage at V<sub>DD</sub>. The independent  $\overrightarrow{\text{RESET}}$  output pulls low when the voltage at V<sub>DD</sub> drops below the fixed threshold voltage. Because the TPS3806I33-Q1 outputs are open-drain MOSFETs, most applications may require a pullup resistor.

#### **Programming the Threshold Voltage Levels**

Calculate the low-voltage threshold at LSENSE according to Equation 1:

$$V_{(LSENSE)} = V_{ref} \left( \frac{R1 + R2 + R3}{R2 + R3} \right)$$
(1)

where  $V_{ref}$  = 1.207 V

Calculate the high-voltage threshold at HSENSE as shown in Equation 2:

$$V_{(\text{HSENSE})} = V_{\text{ref}} \left( \frac{\text{R1} + \text{R2} + \text{R3}}{\text{R3}} \right)$$
(2)

where  $V_{ref} = 1.207 V$ 

To minimize battery current draw, TI recommends using 1 M $\Omega$  as the total resistor value R<sub>(tot)</sub>, with R<sub>(tot)</sub> = R1 + R2 + R3.

# TPS3806I33-Q1



SLVSBW8A-MARCH 2013-REVISED MARCH 2013



Submit Documentation Feedback 7 SLVSBW8A-MARCH 2013-REVISED MARCH 2013



8



5-Apr-2013

# PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| TPS3806I33QDBVRQ1 | ACTIVE | SOT-23       | DBV     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | PZHQ              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS3806I33-Q1 :

• Catalog: TPS3806I33



NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE OPTION ADDENDUM

5-Apr-2013

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

## **TAPE AND REEL INFORMATION**





Т

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | -       |         |      |   |
|-----------------------------|---------|---------|------|---|
| Device                      | Package | Package | Pins | 9 |

| Device            |        | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3806I33QDBVRQ1 | SOT-23 | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

8-Apr-2013



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3806I33QDBVRQ1 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |

DBV (R-PDSO-G6)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES:
- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- È. Falls within JEDEC MO-178 Variation AB, except minimum lead width.



# LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated