

# 3 Gbps HD/SD SDI Cable Driver with Cable Detect

Check for Samples: LMH0303

# FEATURES

- SMPTE 424M, SMPTE 292M, SMPTE 344M, and SMPTE 259M Compliant
- Data Rates to 2.97 Gbps
- Supports DVB-ASI at 270 Mbps
- Cable Detect on Output
- Loss of Signal Detect at Input
- Output Driver Power Down Control
- Typical Power Consumption: 130 mW in SD Mode and 155 mW in HD Mode
- Power Save Mode Typical Power Consumption: 4 mW
- Single 3.3V Supply Operation
- Differential Input
- 75Ω Differential Output
- Selectable Slew Rate
- Industrial Temperature Range: -40°C to +85°C
- 16-pin WQFN Package
- Footprint Compatible With the LMH0302

# **APPLICATIONS**

- SMPTE 424M, SMPTE 292M, SMPTE 344M, and SMPTE 259M Serial Digital Interfaces
- Digital Video Routers and Switches
- Distribution Amplifiers

#### **Typical Application**

### DESCRIPTION

The LMH0303 3 Gbps HD/SD SDI Cable Driver with Cable Detect is designed for use in SMPTE 424M, SMPTE 292M, SMPTE 344M, and SMPTE 259M serial digital video applications. The LMH0303 drives 75 $\Omega$  transmission lines (Belden 1694A, Belden 8281, or equivalent) at data rates up to 2.97 Gbps.

The LMH0303 includes intelligent sensing capabilities to improve system diagnostics. The cable detect feature senses near-end termination to determine if a cable is correctly attached to the output BNC. Input loss of signal (LOS) detects the presence of a valid signal at the input of the cable driver. These sensing features may be used to alert the user of a system fault and activate a deep power save mode, reducing the cable driver's power consumption to 4 mW. These features are accessible via an SMBus interface.

The LMH0303 provides two selectable slew rates for SMPTE 259M and SMPTE 424M / 292M compliance. The output amplitude is adjustable  $\pm 10\%$  in 5 mV steps via the SMBus.

The LMH0303 is powered from a single 3.3V supply. Power consumption is typically 130 mW in SD mode and 155 mW in HD mode. The LMH0303 is available in a 16-pin WQFN package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

TEXAS INSTRUMENTS

SNLS285G - APRIL 2008 - REVISED APRIL 2013

www.ti.com

### **Connection Diagram**



The exposed die attach pad is a negative electrical terminal for this device. It should be connected to the negative power supply voltage.

#### Figure 1. 16-Pin WQFN Package Number RUM

#### **PIN DESCRIPTIONS**

| Pin | Name             | Description                                                                                                                                                                                                                                                              |
|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | SDI              | Serial data true input.                                                                                                                                                                                                                                                  |
| 2   | SDI              | Serial data complement input.                                                                                                                                                                                                                                            |
| 3   | V <sub>EE</sub>  | Negative power supply (ground).                                                                                                                                                                                                                                          |
| 4   | R <sub>REF</sub> | Bias resistor. Connect a 750 $\Omega$ resistor to V <sub>CC</sub> .                                                                                                                                                                                                      |
| 5   | RSTI             | Reset input. $\overrightarrow{\text{RSTI}}$ has an internal pullup.<br>H = Normal operation.<br><u>L = Device reset</u> . The device operates with default register settings. Forcing $\overrightarrow{\text{RSTI}}$ low also forces $\overrightarrow{\text{RSTO}}$ low. |
| 6   | ENABLE           | Output driver enable. ENABLE has an internal pullup.<br>H = Normal operation.<br>L = Output driver powered off.                                                                                                                                                          |
| 7   | SDA              | SMBus bidirectional data pin. When functioning as an output, it is open drain. This pin requires an external pullup.                                                                                                                                                     |
| 8   | SCL              | SMBus clock input. SCL is input only. This pin requires an external pullup.                                                                                                                                                                                              |
| 9   | V <sub>CC</sub>  | Positive power supply (+3.3V).                                                                                                                                                                                                                                           |
| 10  | SD/HD            | Output slew rate control. SD/HD has an internal pulldown.<br>H = Output rise/fall time complies with SMPTE 259M.<br>L = Output rise/fall time complies with SMPTE 424M / 292M.                                                                                           |
| 11  | SDO              | Serial data complement output.                                                                                                                                                                                                                                           |
| 12  | SDO              | Serial data true output.                                                                                                                                                                                                                                                 |
| 13  | FAULT            | Fault open drain output flag. Requires external pullup resistor and may be wire ORed with multiple cable drivers.<br>H = Normal operation.<br>L = Loss of signal or termination fault for any output.                                                                    |
| 14  | NC               | No connect. Not bonded internally.                                                                                                                                                                                                                                       |
| 15  | NC               | No connect. Not bonded internally.                                                                                                                                                                                                                                       |
| 16  | RSTO             | Reset output. RSTO is automatically set to 1 when register 0 is written. It can be reset back to zero by forcing RSTI to zero to reset the device. Used to daisy chain multiple cable drivers on the same SMBus.                                                         |
| DAP | V <sub>EE</sub>  | Connect exposed DAP to negative power supply (ground).                                                                                                                                                                                                                   |



SNLS285G – APRIL 2008 – REVISED APRIL 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage                     |                                                                                                                                                                                                  | -0.5V to 3.6V                  |  |  |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|
| Input Voltage (all inputs)         |                                                                                                                                                                                                  | -0.3V to V <sub>CC</sub> +0.3V |  |  |
| Output Current                     |                                                                                                                                                                                                  | 28 mA                          |  |  |
| Storage Temperature Range          | I inputs) -0.3V to V   ature Range -65°C t   rature -65°C t   re (Soldering 4 Sec) -65°C t   al Resistance θ <sub>JA</sub> 16-pin WQFN   θ <sub>JC</sub> 16-pin WQFN -0.3V to V   HBM -0.3V to V |                                |  |  |
| Junction Temperature               | +125°C                                                                                                                                                                                           |                                |  |  |
| Lead Temperature (Soldering 4 Sec) |                                                                                                                                                                                                  | +260°C                         |  |  |
| Package Thermal Resistance         | θ <sub>JA</sub> 16-pin WQFN                                                                                                                                                                      | +43°C/W                        |  |  |
|                                    | $\theta_{JC}$ 16-pin WQFN                                                                                                                                                                        | +7°C/W                         |  |  |
| ESD Rating                         | НВМ                                                                                                                                                                                              | 8 kV                           |  |  |
|                                    | MM                                                                                                                                                                                               | 400V                           |  |  |
|                                    | CDM                                                                                                                                                                                              | 2 kV                           |  |  |

(1) Absolute Maximum Ratings are those parameter values beyond which the life and operation of the device cannot be ensured. The stating herein of these maximums shall not be construed to imply that the device can or should be operated at or beyond these values. The table of Electrical Characteristics specifies acceptable device operating conditions.

# **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> – V <sub>EE</sub> ) | 3.3V ±5%       |
|-----------------------------------------------------|----------------|
| Operating Free Air Temperature (T <sub>A</sub> )    | -40°C to +85°C |



### **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified<sup>(1)(2)</sup>.

| Symbol               | Parameter                                         | Conditions                                                            | Reference       | Min                          | Тур                                   | Max                                      | Units             |
|----------------------|---------------------------------------------------|-----------------------------------------------------------------------|-----------------|------------------------------|---------------------------------------|------------------------------------------|-------------------|
| V <sub>CMIN</sub>    | Input Common Mode Voltage                         |                                                                       | SDI, <u>SDI</u> | 1.6 +<br>V <sub>SDI</sub> /2 |                                       | V <sub>CC</sub> –<br>V <sub>SDI</sub> /2 | V                 |
| V <sub>SDI</sub>     | Input Voltage Swing                               | Differential                                                          |                 | 100                          |                                       | 2200                                     | mV <sub>P-P</sub> |
| V <sub>CMOUT</sub>   | Output Common Mode Voltage                        |                                                                       | SDO, SDO        |                              | V <sub>CC</sub> –<br>V <sub>SDO</sub> |                                          | V                 |
| V <sub>SDO</sub>     | Output Voltage Swing                              | Single-ended, 75 $\Omega$ load,<br>R <sub>REF</sub> = 750 $\Omega$ 1% |                 | 720                          | 800                                   | 880                                      | mV <sub>P-P</sub> |
| V <sub>IH</sub>      | Input Voltage High Level                          |                                                                       | SD/HD,          | 2.0                          |                                       |                                          | V                 |
| V <sub>IL</sub>      | InputVoltage Low Level                            |                                                                       | ENABLE          |                              |                                       | 0.8                                      | V                 |
| I <sub>CC</sub>      | Supply Current                                    | $SD/\overline{HD} = 0$ ,<br>SDO/SDO enabled                           |                 |                              | 47                                    | 57                                       | mA                |
|                      |                                                   | $SD/\overline{HD} = 1$ ,<br>SDO/SDO enabled                           |                 |                              | 40                                    | 47                                       | mA                |
|                      |                                                   | SDO/SDO disabled                                                      |                 |                              | 1.3                                   | 2.5                                      | mA                |
| SMBus D              | C Specifications                                  |                                                                       |                 |                              |                                       |                                          |                   |
| V <sub>SIL</sub>     | Data, Clock Input Low Voltage                     |                                                                       |                 |                              |                                       | 0.8                                      | V                 |
| V <sub>SIH</sub>     | Data, Clock Input High Voltage                    |                                                                       |                 | 2.1                          |                                       | V <sub>SDD</sub>                         | V                 |
| I <sub>SPULLUP</sub> | Current through pullup resistor or current source | V <sub>OL</sub> = 0.4 V                                               |                 | 4                            |                                       |                                          | mA                |
| V <sub>SDD</sub>     | Nominal Bus Voltage                               |                                                                       |                 | 3.0                          |                                       | 3.6                                      | V                 |
| I <sub>SLEAKB</sub>  | Input Leakage per bus segment                     | (3)                                                                   |                 | -200                         |                                       | 200                                      | μA                |
| ISLEAKP              | Input Leakage per pin                             |                                                                       |                 | -10                          |                                       | 10                                       | μA                |
| C <sub>SI</sub>      | Capacitance for SDA and SCL                       | (3) (4)                                                               |                 |                              |                                       | 10                                       | pF                |

(1) Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are stated referenced to  $V_{EE} = 0$  Volts.

Typical values are stated for  $V_{CC}$  = +3.3V and  $T_A$  = +25°C. Recommended value — Parameter not tested. (2)

(3)

(4) Recommended maximum capacitive load per bus segment is 400 pF.

SNLS285G - APRIL 2008 - REVISED APRIL 2013

www.ti.com

### **AC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified<sup>(1)</sup>.

| Symbol                         | Parameter                                                                                          | Conditions                           | Reference | Min | Тур | Max  | Units             |
|--------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------|-----------|-----|-----|------|-------------------|
| DR <sub>SDI</sub>              | Input Data Rate                                                                                    |                                      | SDI, SDI  |     |     | 2970 | Mbps              |
| t <sub>jit</sub>               | Additive Jitter                                                                                    | 2.97 Gbps                            | SDO, SDO  |     | 20  |      | ps <sub>P-P</sub> |
|                                |                                                                                                    | 1.485 Gbps                           |           |     | 18  |      | ps <sub>P-P</sub> |
|                                |                                                                                                    | 270 Mbps                             |           |     | 15  |      | ps <sub>P-P</sub> |
| t <sub>r</sub> ,t <sub>f</sub> | Output Rise Time, Fall Time                                                                        | SD/HD = 0, 20% - 80%,                |           |     | 90  | 130  | ps                |
|                                |                                                                                                    | SD/HD = 1, 20% - 80%                 |           | 400 |     | 800  | ps                |
|                                | Mismatch in Rise/Fall Time                                                                         | SD/HD = 0                            |           |     |     | 30   | ps                |
|                                |                                                                                                    | SD/HD = 1                            |           |     |     | 50   | ps                |
|                                | Duty Cycle Distortion                                                                              | SD/HD = 0, 2.97 Gbps <sup>(2)</sup>  |           |     |     | 27   | ps                |
|                                |                                                                                                    | SD/HD = 0, 1.485 Gbps <sup>(2)</sup> |           |     |     | 30   | ps                |
|                                |                                                                                                    | SD/HD = 1 <sup>(2)</sup>             |           |     |     | 100  | ps                |
| t <sub>OS</sub>                | Output Overshoot                                                                                   | $SD/HD = 0^{(2)}$                    |           |     |     | 10   | %                 |
|                                |                                                                                                    | SD/HD = 1 <sup>(2)</sup>             |           |     |     | 8    | %                 |
| RL <sub>SDO</sub>              | Output Return Loss                                                                                 | 5 MHz - 1.5 GHz <sup>(3)</sup>       |           | 15  |     |      | dB                |
|                                |                                                                                                    | 1.5 GHz - 3.0 GHz <sup>(3)</sup>     |           | 10  |     |      | dB                |
| SMBus A                        | C Specifications                                                                                   |                                      |           |     |     |      |                   |
| f <sub>SMB</sub>               | Bus Operating Frequency                                                                            |                                      |           | 10  |     | 100  | kHz               |
| t <sub>BUF</sub>               | Bus free time between Stop<br>and Start Condition                                                  |                                      |           | 4.7 |     |      | μs                |
| t <sub>HD:STA</sub>            | Hold time after (repeated) Start<br>Condition. After this period, the<br>first clock is generated. | At I <sub>SPULLUP</sub> = MAX        |           | 4.0 |     |      | μs                |
| t <sub>SU:STA</sub>            | Repeated Start Condition setup time                                                                |                                      |           | 4.7 |     |      | μs                |
| t <sub>SU:STO</sub>            | Stop Condition setup time                                                                          |                                      |           | 4.0 |     |      | μs                |
| t <sub>HD:DAT</sub>            | Data hold time                                                                                     |                                      |           | 300 |     |      | ns                |
| t <sub>SU:DAT</sub>            | Data setup time                                                                                    |                                      |           | 250 |     |      | ns                |
| t <sub>LOW</sub>               | Clock low period                                                                                   |                                      |           | 4.7 |     |      | μs                |
| t <sub>HIGH</sub>              | Clock high period                                                                                  |                                      |           | 4.0 |     | 50   | μs                |
| t <sub>F</sub>                 | Clock/Data Fall Time                                                                               |                                      |           |     |     | 300  | ns                |
| t <sub>R</sub>                 | Clock/Data Rise Time                                                                               |                                      |           |     |     | 1000 | ns                |
| t <sub>POR</sub>               | Time in which device must be operational after power on                                            |                                      |           |     |     | 500  | ms                |

Typical values are stated for  $V_{CC}$  = +3.3V and  $T_A$  = +25°C. Specification is ensured by characterization. (1)

(2) (3)

Output return loss is dependent on board design. The LMH0303 meets this specification on the SD303 evaluation board.



### **TIMING DIAGRAM**





# **DEVICE OPERATION**

#### **INPUT INTERFACING**

The LMH0303 accepts either differential or single-ended input. For single-ended operation, the unused input must be properly terminated.

#### OUTPUT INTERFACING

The LMH0303 uses current mode outputs. Single-ended output levels are 800 mV<sub>P-P</sub> into 75 $\Omega$  AC-coupled coaxial cable with an R<sub>REF</sub> resistor of 750 $\Omega$ . The R<sub>REF</sub> resistor is connected between the R<sub>REF</sub> pin and V<sub>CC</sub>. The only resistor value that should be used for R<sub>REF</sub> is 750 $\Omega$ .

The  $R_{REF}$  resistor should be placed as close as possible to the  $R_{REF}$  pin. In addition, the copper in the plane layers below the  $R_{REF}$  network should be removed to minimize parasitic capacitance.

#### OUTPUT SLEW RATE CONTROL

The LMH0303 output rise and fall times are selectable for either SMPTE 259M or SMPTE 424M / 292M compliance via the SD/HD pin. For slower rise and fall times, or SMPTE 259M compliance, SD/HD is set high. For faster rise and fall times, or SMPTE 424M and <u>SM</u>PTE 292M compliance, SD/HD is set low. SD/HD may also be controlled using the SMBus, provided the SD/HD pin is held low. SD/HD has an internal pulldown.

#### OUTPUT ENABLE

The SDO/SDO output driver can be enabled or disabled with the ENABLE pin. When set low, the output driver is powered off and the LMH0303 enters a deep power save mode. ENABLE has an internal pullup.

### INPUT LOS OF SIGNAL DETECTION (LOS)

The LMH0303 detects when the input signal does not have a video-like pattern. Self oscillation and low levels of noise are rejected. This loss of signal detect allows a very sensitive input stage that is robust against coupled noise without any degradation of jitter performance.

Via the SMBus, the loss of signal detect can either add an input offset or mute the outputs. An offset is adde<u>d by</u> default. Additionally, the loss of signal detect can be linked to the ENABLE functionality so that when the LOS goes low, ENABLE will also go low.

#### OUTPUT CABLE DETECTION

The LMH0303 detects when an output is locally terminated. When a video signal (or AC test signal) is present on SDI, the device senses the SDO and SDO amplitudes. If the output is not properly terminated (via a terminated cable or local termination), the amplitude will be higher than expected, and the Termination Fault signal is asserted. The Termination Fault signal is de-asserted when the proper termination is applied. This feature allows the system designer the flexibility to react to cable attachment and removal. Note that a long length of cable will look like a proper termination at the device output.

The cable driver must be enabled for the termination detection to operate. If the Termination Fault will be used to power down the LMH0303, then periodic polling (enabling) is recommended to monitor the output termination. For example, when a Fault condition is triggered, ENABLE can be driven low to power down the device. The LMH0303 should be re-enabled periodically to check the status of the output termination. The LMH0303 needs to be powered on for roughly 4 ms for Termination Fault detection to work.

#### SMBus Interface

The System Management Bus (SMBus) is a two-wire interface designed for the communication between various system component chips. By accessing the control functions of the circuit via the SMBus, pincount is kept to a minimum while allowing a maximum amount of versatility. The LMH0303 has several internal configuration registers which may be accessed via the SMBus.

The 7-bit default address for the LMH0303 is 17h. The LSB is set to 0b for a WRITE and 1b for a READ, so the 8-bit default address for a WRITE is 2Eh and the 8-bit default address for a READ is 2Fh. The SMBus address may be dynamically changed.



In applications where there might be several LMH0303s, the SDA, SCL, and FAULT pins can be shared. The SCL, SDA, and FAULT pins are open drain and require external pullup resistors. Multiple LMH0303s may have the FAULT pin wire ORed. This signal becomes active when either loss of signal is detected or any termination faults are detected. The registers may be read in order to determine the cause. Additionally, each signal can be masked from the FAULT pin.

#### TRANSFER OF DATA VIA THE SMBus

During normal operation the data on SDA must be stable during the time when SCL is High.

There are three unique states for the SMBus:

**START:** A High-to-Low transition on SDA while SCL is High indicates a message START condition.

**STOP:** A Low-to-High transition on SDA while SCL is High indicates a message STOP condition.

**IDLE:** If SCL and SDA are both High for a time exceeding  $t_{BUF}$  from the last detected STOP condition or if they are High for a total exceeding the maximum specification for  $t_{HIGH}$  then the bus will transfer to the IDLE state.

#### SMBus TRANSACTIONS

The device supports WRITE and READ transactions. See Table 1 for register address, type (Read/Write, Read Only), default value and function information.

#### WRITING A REGISTER

To write a register, the following protocol is used (see SMBus 2.0 specification).

- 1. The Host drives a START condition, the 7-bit SMBus address, and a "0" indicating a WRITE.
- 2. The Device (Slave) drives the ACK bit ("0").
- 3. The Host drives the 8-bit Register Address.
- 4. The Device drives an ACK bit ("0").
- 5. The Host drives the 8-bit data byte.
- 6. The Device drives an ACK bit ("0").
- 7. The Host drives a STOP condition.

The WRITE transaction is completed, the bus goes IDLE and communication with other SMBus devices may now occur.

#### **READING A REGISTER**

To read a register, the following protocol is used (see SMBus 2.0 specification).

- 1. The Host drives a START condition, the 7-bit SMBus address, and a "0" indicating a WRITE.
- 2. The Device (Slave) drives the ACK bit ("0").
- 3. The Host drives the 8-bit Register Address.
- 4. The Device drives an ACK bit ("0").
- 5. The Host drives a START condition.
- 6. The Host drives the 7-bit SMBus Address, and a "1" indicating a READ.
- 7. The Device drives an ACK bit "0".
- 8. The Device drives the 8-bit data value (register contents).
- 9. The Host drives a NACK bit "1" indicating end of the READ transfer.
- 10. The Host drives a STOP condition.

SNLS285G - APRIL 2008 - REVISED APRIL 2013

APPLICATION INFORMATION

Figure 3 shows the application circuit for the LMH0303.





#### COMMUNICATING WITH MULTIPLE LMH0303 CABLE DRIVERS VIA THE SMBus

A common application for the LMH0303 will utilize multiple cable driver devices. Even though the LMH0303 devices all have the same default SMBus device ID (address), it is still possible for them share the SMBus signals as shown in Figure 4. A third signal is required from the host to the first device. This signal acts as a "Enable / Reset" signal. Additional LMH0303s are controlled from the upstream device. In this control scheme, multiple LMH0303s may be controlled via the two-wire SMBus and the use of one GPO (General Purpose Output) signal. Other SMBus devices may also be connected to the two wires, assuming they have their own unique SMBus addresses.

Submit Documentation Feedback

8





Figure 4. SMBus Configuration for Multiple LMH0303 Cable Drivers

The RSTI pin of the first device is controlled by the system with a GPO pin from the host. The first LMH0303 RSTO pin is then daisy chained to the next device's RSTI pin. That device's RSTO pin is connected to the next device and so on.

The procedure at initialization is to:

- 1. Hold the host GPO pin Low in RESET, to the first device. RSTO output default is also Low which holds the next device in RESET in the chain.
- 2. Raise the host GPO signal to LMH0303 #1 RSTI input pin.
- 3. Write to Address 8'h2E (7'h17) Register 0 with the new address value (e.g. 8'h2C (7'h16).
- 4. Upon writing Register 0 in LMH0303 #1, its RSTO signal will switch High. Its new address is 8'h2C (7'h16), and the next LMH0303 in the chain will now respond to the default address of 8'h2E (7'h17).
- 5. The process is repeated until all LMH0303 devices have a unique address loaded.
- 6. Direct SMBus writes and reads may now take place between the host and any addressed device.

The 7-bit address field allows for 128 unique addresses. The above procedure allows for the reprogramming of the LMH0303 devices such that multiple devices may share the two-wire SMBus. Make sure all devices on the bus have unique device IDs.

If power is toggled to the system, the SMBus address routine needs to be repeated.



# **SMBUS REGISTERS**

#### Table 1. SMBus Registers

| Address | R/W | Name   | Bits | Field | Default | Description                                                                                                                                                                                                                              |
|---------|-----|--------|------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00h     | R/W | ID     | 7:1  | DEVID | 0010111 | Device ID. Writing this register will force the RSTO pin high. Further accesses to the device must use this 7-bit address.                                                                                                               |
|         |     |        | 0    | RSVD  | 0       | Reserved as 0. Always write 0 to this bit.                                                                                                                                                                                               |
| 01h     | R   | STATUS | 7:3  | RSVD  | 00000   | Reserved.                                                                                                                                                                                                                                |
|         |     |        | 2    | TFN   | 0       | Termination Fault for SDI.<br>0: No Termination Fault Detected.<br>1: Termination Fault Detected.                                                                                                                                        |
|         |     |        | 1    | TFP   | 0       | Termination Fault for SDI.<br>0: No Termination Fault Detected.<br>1: Termination Fault Detected.                                                                                                                                        |
|         |     |        | 0    | LOS   | 0       | Loss Of Signal ( <del>LOS</del> ) detect at input.<br>0: No Signal Detected.<br>1: Signal Detected.                                                                                                                                      |
| 02h     | R/W | MASK   | 7    | SD    | 0       | SD Rate select bit. If the SD/ $\overline{HD}$ pin is set to $V_{CC}$ , it overrides this bit. With the SD/ $\overline{HD}$ pin set to ground, this bit selects the output edge rate as follows:<br>0: HD edge rate.<br>1: SD edge rate. |
|         |     |        | 6    | RSVD  | 0       | Reserved as 0. Always write 0 to this bit.                                                                                                                                                                                               |
|         |     |        | 5    | PD    | 0       | Power Down for SDO output stage. If the ENABLE pin is set to ground, it overrides this bit. With the ENABLE pin set to $V_{CC}$ , PD functions as follows:<br>0: SDO active.<br>1: SDO powered down.                                     |
|         |     |        | 4:3  | RSVD  | 00      | Reserved as 00. Always write 00 to these bits.                                                                                                                                                                                           |
|         |     |        | 2    | MTFN  | 0       | Mask TFN from affecting FAULT pin.<br>0: TFN=1 will cause FAULT to be 0.<br>1: TFN=1 will not affect FAULT; the condition<br>is masked off.                                                                                              |
|         |     |        | 1    | MTFP  | 0       | Mask TFP from affecting FAULT pin.<br>0: TFP=1 will cause FAULT to be 0.<br>1: TFP=1 will not affect FAULT; the condition<br>is masked off.                                                                                              |
|         |     |        | 0    | MLOS  | 0       | Mask LOS from affecting FAULT pin.<br>0: LOS=0 will cause FAULT to be 0.<br>1: LOS=0 will not affect FAULT; the condition<br>is masked off.                                                                                              |



#### SNLS285G - APRIL 2008 - REVISED APRIL 2013

|         |     |           |      |               |                                                                                                                                                                                                                               | ,<br>                                                                                                                                                                                                                         |
|---------|-----|-----------|------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address | R/W | Name      | Bits | Field         | Default                                                                                                                                                                                                                       | Description                                                                                                                                                                                                                   |
| 03h     | R/W | DIRECTION | 7    | HDTFThreshLSB | 1                                                                                                                                                                                                                             | Least Significant Bit for HDTFThresh detection threshold. Combines with HDTFThresh bits in register 04h.                                                                                                                      |
|         |     |           | 6    | SDTFThreshLSB | 1                                                                                                                                                                                                                             | Least Significant Bit for SDTFThresh detection threshold. Combines with SDTFThresh bits in register 05h.                                                                                                                      |
|         |     |           | 5:3  | RSVD          | 000                                                                                                                                                                                                                           | Reserved as 000. Always write 000 to these bits.                                                                                                                                                                              |
|         |     |           | 2    | DTFN          | 0                                                                                                                                                                                                                             | Direction of TFN that affects FAULT pin (when<br>not masked).<br>0: TFN=1 will cause FAULT to be 0 (when the<br>condition is not masked off).<br>1: TFN=0 will cause FAULT to be 0 (when the<br>condition is not masked off). |
|         |     |           | 1    | DTFP          | Direction of TFP that affects FAULT pin (when<br>not masked).<br>0: TFP=1 will cause FAULT to be 0 (when the<br>condition is not masked off).<br>1: TFP=0 will cause FAULT to be 0 (when the<br>condition is not masked off). |                                                                                                                                                                                                                               |
|         |     |           | 0    | DLOS          | 0                                                                                                                                                                                                                             | Direction of LOS that affects FAULT pin<br>(when not masked).<br>0: LOS=0 will cause FAULT to be 0 (when the<br>condition is not masked off).<br>1: LOS=1 will cause FAULT to be 0 (when the<br>condition is not masked off). |
| 04h     | R/W | OUTPUT    | 7:5  | HDTFThresh    | 100                                                                                                                                                                                                                           | Sets the Termination Fault threshold for SDO,<br>when SD is set to HD rates (0). Combines<br>with HDTFThreshLSB in register 03h (default<br>for combined value is 1001).                                                      |
|         |     |           | 4:0  | AMP           | 10000                                                                                                                                                                                                                         | SDO output amplitude in roughly 5 mV steps.                                                                                                                                                                                   |

# Table 1. SMBus Registers (continued)



#### SNLS285G - APRIL 2008 - REVISED APRIL 2013

| Address | R/W | Name       | Bits | Field      | Default  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|-----|------------|------|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05h     | R/W | OUTPUTCTRL | 7    | RSVD       | 0        | Reserved as 0. Always write 0 to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         |     |            | 6    | FLOSOF     | 0        | Force LOS to always OFF in regard to its<br>effect on the output signal. This forces the<br>device into either the mute or "add offset"<br>state. The LOS bit in register 01h still reflects<br>the correct state of LOS.<br>0: LOS operates normally, muting or adding<br>offset as specified by the MUTE bit.<br>1: Muting or adding offset is always in place<br>as specified by the MUTE bit.                                                                                                                                                         |
|         |     |            | 5    | FLOSON     | 0        | Force LOS to always ON in regard to its effect<br>on the output signal. This prevents the device<br>from muting or adding offset. The LOS bit in<br>register 01h still reflects the correct state of<br>LOS.<br>0: LOS operates normally, muting or adding<br>offset as specified in the MUTE bit.<br>1: Muting or adding offset never occurs.                                                                                                                                                                                                            |
|         |     |            | 4    | LOSEN      | 0        | Configures $\overline{LOS}$ to be combined with the<br>ENABLE functionality.<br>0: Only the PD bit and ENABLE pin affect the<br>power down state of the output drivers.<br>1: If the ENABLE pin is set to ground, it<br>powers down the output drivers regardless of<br>the state of $\overline{LOS}$ or the PD bit. With the<br>ENABLE pin set to V <sub>CC</sub> , $\overline{LOS=0}$ will power<br>down the output drivers, and $\overline{LOS}=1$ will leave<br>the power down state dependent on the PD<br>bit.                                      |
|         |     |            | 3    | MUTE       | 0        | Selects whether the device will MUTE when<br>loss of signal is detected or add an offset to<br>prevent self <u>oscillation</u> . When an input signal<br>is detected (LOS=1), the device will operate<br>normally.<br>0: Loss of signal will force a small offset to<br>prevent self oscillation.<br>1: Loss of signal will force the channel to<br>MUTE.                                                                                                                                                                                                 |
|         |     |            | 2:0  | SDTFThresh | 010      | Sets the Termination Fault threshold for SDO,<br>when SD is set to SD rates (1). Combines<br>with SDTFThreshLSB in register 03h (default<br>for combined value is 0101).                                                                                                                                                                                                                                                                                                                                                                                  |
| 06h     | R/W | RSVD       | 7:0  | RSVD       | 00000000 | Reserved as 00000000. Always write 00000000 to these bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 07h     | R/W | RSVD       | 7:0  | RSVD       | 00000000 | Reserved as 00000000. Always write 00000000 to these bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 08h     | R/W | TEST       | 7:5  | CMPCMD     | 000      | Compare command. Determines whether the<br>peak value or the current value of the<br>Termination Fault counters is read in registers<br>0Ah and 0Bh.<br>000: Resets compare value to 00; registers<br>0Ah and 0Bh show current counter values.<br>Sets detection to look for MAX peak values.<br>001: Capture counter 0. Register 0Ah shows<br>peak value.<br>010: Capture counter 1. Register 0Bh shows<br>peak value.<br>011, 100: Reserved.<br>101: Resets compare value to 1Fh. Sets<br>detection to look for MIN peak values.<br>110, 111: Reserved. |
|         |     |            | 4:0  | RSVD       | 00000    | Reserved as 00000. Always write 00000 to these bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

Table 1. SMBus Registers (continued)



SNLS285G - APRIL 2008 - REVISED APRIL 2013

www.ti.com

# Table 1. SMBus Registers (continued)

| Address | R/W | Name     | Bits | Field    | Default   | Description                                                                                                                   |
|---------|-----|----------|------|----------|-----------|-------------------------------------------------------------------------------------------------------------------------------|
| 09h     | R   | REV      | 7:5  | RSVD     | Reserved. |                                                                                                                               |
|         |     |          | 4:3  | DIREV    | 10        | Die Revision.                                                                                                                 |
|         |     |          | 2:0  | PARTID   | 011       | Part Identifier. Note that single output devices (LMH0303) have the LSB=1. Dual output devices (LMH0307) have the LSB=0.      |
| 0Ah     | R   | TFPCOUNT | 7:5  | RSVD     | 000       | Reserved.                                                                                                                     |
|         |     |          | 4:0  | TFPCOUNT | 00000     | This is either the current value of TFP<br>Counter, or the peak value of the counter,<br>depending on CMPCMD in register 08h. |
| 0Bh     | R   | TFNCOUNT | 7:5  | RSVD     | 000       | Reserved.                                                                                                                     |
|         |     |          | 4:0  | TFNCOUNT | 00000     | This is either the current value of TFN<br>Counter, or the peak value of the counter,<br>depending on CMPCMD in register 08h. |

SNLS285G - APRIL 2008 - REVISED APRIL 2013

Copyright © 2008–2013, Texas Instruments Incorporated

# Changes from Revision F (April 2013) to Revision G

| • 0 | hanged layout of National Data Sheet to TI format | 13 |
|-----|---------------------------------------------------|----|
|-----|---------------------------------------------------|----|

**REVISION HISTORY** 

#### TEXAS INSTRUMENTS

www.ti.com

Page



15-Apr-2013

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                 |              | (4)               |         |
| LMH0303SQ/NOPB   | ACTIVE | WQFN         | RUM     | 16   | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | L0303             | Samples |
| LMH0303SQE/NOPB  | ACTIVE | WQFN         | RUM     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | L0303             | Samples |
| LMH0303SQX/NOPB  | ACTIVE | WQFN         | RUM     | 16   | 4500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | L0303             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMH0303SQ/NOPB              | WQFN            | RUM                | 16   | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LMH0303SQE/NOPB             | WQFN            | RUM                | 16   | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LMH0303SQX/NOPB             | WQFN            | RUM                | 16   | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Apr-2013



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH0303SQ/NOPB  | WQFN         | RUM             | 16   | 1000 | 213.0       | 191.0      | 55.0        |
| LMH0303SQE/NOPB | WQFN         | RUM             | 16   | 250  | 213.0       | 191.0      | 55.0        |
| LMH0303SQX/NOPB | WQFN         | RUM             | 16   | 4500 | 367.0       | 367.0      | 35.0        |

# **MECHANICAL DATA**

# RUM0016A





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated