SNOS441C - FEBRUARY 1999-REVISED APRIL 2013 # LM4548 AC '97 Rev 2 Codec with Sample Rate Conversion and TI 3D Sound Check for Samples: LM4548 # **FEATURES** - AC'97 Rev2 Compliant - TI's 3D Sound Circuitry - High Quality Sample Rate Conversion (SRC) from 4kHz to 48kHz in 1Hz Increments. - Multiple Codec Support - True Line Level Output with Volume Control in Addition to Standard Line Out - Advanced Power Management Support - Digital 3V and 5V Compliant # **APPLICATIONS** - Desktop PC Audio Systems - Portable PC Systems - Mobile PC Systems # **KEY SPECIFICATIONS** Analog Mixer Dynamic Range: 97 dB (typ) D/A Dynamic Range: 89 dB (typ)A/D Dynamic Range: 90 dB (typ) # **DESCRIPTION** The LM4548 is an audio codec for PC systems which is fully PC98 compliant and performs the analog intensive functions of the AC97 Rev2 architecture. Using 18-bit Sigma-Delta A/D's and D/A's, the LM4548 provides 90dB of Dynamic Range. The LM4548 was designed specifically to provide a high quality audio path and provide all analog functionality in a PC audio system. It features full duplex stereo A/D's and D/A's and an analog mixer with 4 stereo and 3 mono inputs, each of which has separate gain, attenuation and mute control. The LM4548 also provides the additional True Line-Level output and TI's 3D Sound stereo enhancement. The LM4548 supports variable sample rate conversion as defined in the AC97 Rev2 specification. The sample rate for the A/D and D/A can be programmed separately to convert any rate between 4kHz - 48kHz with a resolution of 1Hz. The AC97 architecture separates the analog and digital functions of the PC audio system allowing both for system design flexibility and increased performance. ### **BLOCK DIAGRAM** Figure 1. LM4548 Block Diagram Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. SNOS441C-FEBRUARY 1999-REVISED APRIL 2013 www.ti.com These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # ABSOLUTE MAXIMUM RATINGS (1)(2) | Supply Voltage | 6.0V | |--------------------------|--------------------------------| | Storage Temperature | −40°C to +150°C | | Input Voltage | −0.3V to V <sub>DD</sub> +0.3V | | ESD Susceptibility (3) | 2500V | | pins 27, 28 | 1500V | | pin 3 | 750V | | ESD Susceptibility (4) | 200V | | pin 3 | 100V | | Junction Temperature | 150°C | | Soldering Information | | | TQFP Package | | | Vapor Phase (60 sec.) | 215°C | | Infrared (15 sec.) | 220°C | | $\theta_{JA}$ (typ)—LQFP | 74°C/W | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. - (3) Human body model, 100 pF discharged through a 1.5 kΩ resistor. - (4) Machine Model, 220 pF-240 pF discharged through all pins. # **OPERATING RATINGS** | Temperature Range | | |-------------------------------|-------------------------------| | $T_{MIN} \le T_A \le T_{MAX}$ | -40°C ≤ T <sub>A</sub> ≤ 85°C | | Analog Supply Range | $4.2V \le AV_{DD} \le 5.5V$ | | Digital Supply Range | $3.0V \le DV_{DD} \le 5.5V$ | # **ELECTRICAL CHARACTERISTICS (1) (2)** The following specifications apply for $AV_{DD} = 5V$ , $DV_{DD} = 5V$ , Fs = 48kHz, single codec configuration, unless otherwise noted. Limits apply for $T_A = 25^{\circ}C$ . The reference for 0dB is 1Vrms unless otherwise specified. | | | | LM4 | Units | | | |------------------|----------------------------------------|---------------------------------|---------|--------------|----------|--| | Symbol | Parameter | Conditions | Typical | Limit<br>(4) | (Limits) | | | A\/ | Analog Cupply Banga | | | 4.2 | V (min) | | | $AV_{DD}$ | Analog Supply Range | | | 5.5 | V (max) | | | DV | Digital Cumply Banga | | | 3.0 | V (min) | | | $DV_DD$ | Digital Supply Range | | | 5.5 | V (max) | | | | Digital Quiescent Power Supply Current | D <sub>VDD</sub> = 5V | 43 | | mA | | | D <sub>IDD</sub> | | $D_{VDD} = 5V$ $D_{VDD} = 3.3V$ | 20 | | mA | | - (1) All voltages are measured with respect to the ground pin, unless otherwise specified. - (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance. - (3) Typicals are measured at 25°C and represent the parametric norm. - (4) Limits are specified to AOQL (Average Outgoing Quality Level). SNOS441C -FEBRUARY 1999-REVISED APRIL 2013 # **ELECTRICAL CHARACTERISTICS** (1) (2) (continued) The following specifications apply for $AV_{DD} = 5V$ , $DV_{DD} = 5V$ , Fs = 48kHz, single codec configuration, unless otherwise noted. Limits apply for $T_A = 25^{\circ}C$ . The reference for OdB is 1Vrms unless otherwise specified. | | | | LM4 | Units | | |---------------------------|---------------------------------------|--------------------------------------------------------|----------|----------------|----------| | Symbol | Parameter | Conditions | Typical | Limit<br>(4) | (Limits) | | A <sub>IDD</sub> | Analog Quiescent Power Supply Current | | 53 | | mA | | I <sub>DSD</sub> | Digital Shutdown Current | | 500 | | μA | | I <sub>ASD</sub> | Analog Shutdown Current | | 30 | | μA | | $V_{REF}$ | Reference Voltage | | 2.23 | | V | | PSRR | Power Supply Rejection Ratio | | 40 | | dB | | Analog Loo | pthru Mode | | | | " | | | Dynamic Range (5) | CD Input to Line Output, -60dB Input THD+N, A-Weighted | 97 | 90 | dB (min) | | THD | Total Harmonic Distortion | $V_O = -3dB$ , $f = 1kHz$ , $R_L = 10k\Omega$ | 0.01 | 0.02 | % (max) | | Analog Inpu | ut Section | | | | * | | V <sub>IN</sub> | Line Input Voltage | | 1 | | Vrms | | | Mic Input with 20dB Gain | | 0.1 | | Vrms | | | Mic Input with 0dB Gain | | 1 | | Vrms | | Xtalk | Crosstalk | CD Left to Right | -95 | | dB | | Z <sub>IN</sub> | Input Impedance <sup>(5)</sup> | | 40 | 10 | kΩ (min) | | C <sub>IN</sub> | Input Capacitance | | 15 | | pF | | | Interchannel Gain Mismatch | CD Left to Right | 0.01 | | dB | | Record Gai | n Amplifier - A/D | | 11. | | • | | As | Step Size | 0dB to 22.5dB | 1.5 | | dB | | Mixer Section | on | | | | * | | As | Step Size | +12dB to -34.5dB | 1.5 | | dB | | A <sub>M</sub> | Mute Attenuation | | 86 | | dB | | Analog to D | rigital Converters | | · | | | | | Resolution | | 18 | | Bits | | | Dynamic Range <sup>(6)</sup> | -60dB Input THD+N, A-Weighted | 90 | 86 | dB (min) | | | Frequency Response | -1dB Bandwidth | 20 | | kHz | | Digital to A | nalog Converters | | | | | | | Resolution | | 18 | | Bits | | | Dynamic Range (6) | -60dB Input THD+N, A-Weighted | 89 | 85 | dB (min) | | THD | Total Harmonic Distortion | $V_{IN} = -3dB$ , $f=1kHz$ , $R_L = 10k\Omega$ | 0.01 | | % | | | Frequency Response | | 20 - 21k | | Hz | | | Group Delay (6) | | | 2 | mS (max) | | | Out of Band Energy | | -40 | | dB | | | Stop Band Rejection | | 70 | | dB | | D <sub>T</sub> | Discrete Tones | | -96 | | dB | | True Line L | evel Output Volume Section | | · | | • | | As | Step Size | 0dB to -46.5dB | 1.5 | | dB | | A <sub>M</sub> | Mute Attenuation | | 86 | | dB | | Digital I/O <sup>(6</sup> | | | | | | | V <sub>IL</sub> | Low level input voltage | | | 0.30 x<br>DVDD | V (max) | | V <sub>HI</sub> | High level input voltage | | | 0.40 x<br>DVDD | V (min) | These specifications are specified by design and characterization; they are not production tested. These specifications are specified by design and characterization; they are not production tested. **ELECTRICAL CHARACTERISTICS** (1) (2) (continued) www.ti.com The following specifications apply for $AV_{DD} = 5V$ , $DV_{DD} = 5V$ , Fs = 48kHz, single codec configuration, unless otherwise noted. Limits apply for $T_A = 25^{\circ}C$ . The reference for 0dB is 1Vrms unless otherwise specified. | | | | LM4 | | | | |-----------------------|-------------------------------------|---------------------------------------------------------------|---------|----------------|-------------------|--| | Symbol | Parameter | Conditions | Typical | Limit<br>(4) | Units<br>(Limits) | | | V <sub>OH</sub> | High level output voltage | | | 0.50 x<br>DVDD | V (min) | | | V <sub>OL</sub> | Low level output voltage | | | 0.20 x<br>DVDD | V (max) | | | IL | Input Leakage Current | AC Link inputs | | ±10 | μA | | | IL | Tri state Leakage Current | High impedance AC Link outputs | | ±10 | μA | | | I <sub>DR</sub> | Output drive current | AC Link outputs | 5 | | mA | | | Digital Timin | g Specifications <sup>(6)</sup> | | | | | | | F <sub>BC</sub> | BIT_CLK frequency | | 12.288 | | MHz | | | T <sub>BCP</sub> | BIT_CLK period | | 81.4 | | nS | | | T <sub>CH</sub> | BIT_CLK high | Variation of BIT_CLK period from 50% duty cycle | | ±20 | % (max) | | | F <sub>SYNC</sub> | SYNC frequency | | 48 | | kHz | | | T <sub>SP</sub> | SYNC period | | 20.8 | | μS | | | T <sub>SH</sub> | SYNC high pulse width | | 1.3 | | μS | | | T <sub>SL</sub> | SYNC low pulse width | | 19.5 | | μS | | | T <sub>SETUP</sub> | Setup Time | SDATA_IN, SDATA_OUT to falling edge of BIT_CLK | | 15 | nS (min) | | | T <sub>HOLD</sub> | Hold Time | Hold time of SDATA_IN, SDATA_OUT from falling edge of BIT_CLK | | 5 | nS (min) | | | T <sub>RISE</sub> | Rise Time | BIT_CLK, SYNC, SDATA_IN or<br>SDATA_OUT | | 6 | nS (max) | | | T <sub>FALL</sub> | Fall Time | BIT_CLK, SYNC, SDATA_IN or<br>SDATA_OUT | | 6 | nS (max) | | | T <sub>RST_LOW</sub> | RESET# active low pulse width | For cold reset | | 1.0 | μS (min) | | | T <sub>RST2CLK</sub> | RESET# inactive to BIT_CLK start up | For cold reset | | 162.8 | nS (min) | | | T <sub>SH</sub> | SYNC active high pulse width | For warm reset | 1.3 | | μS | | | T <sub>SYNC2CLK</sub> | SYNC inactive to BIT_CLK start up | For warm reset | | 162.8 | nS (min) | | | T <sub>SU2RST</sub> | Setup to trailing edge of RESET# | For ATE Test Mode | | 15 | nS (min) | | | T <sub>RST2HZ</sub> | Rising edge of RESET# to Hi-Z | For ATE Test Mode | | 25 | nS (max) | | # **TIMING DIAGRAMS** Figure 2. Clocks Figure 3. Data Setup and Hold Figure 4. Digital Rise and Fall Figure 5. Cold Reset Figure 6. Warm Reset Copyright © 1999–2013, Texas Instruments Incorporated #### TYPICAL APPLICATION Figure 7. LM4548 Typical Application Circuit #### **CONNECTION DIAGRAM** Figure 8. Top View Package LQFP (PT) # **PIN DESCRIPTIONS - ANALOG I/O** | Name | Pin | 1/0 | Functional Description | |---------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PC_BEEP | 12 | I | This is a mono input which gets summed into both the stereo line out and the true line level out after the TI 3D Sound block. The PC_BEEP level can be adjusted from 0dB to -45dB in 3dB steps, or muted, via register 0Ah. | | PHONE | 13 | ı | This is a mono input which gets summed into both the stereo line out and the true line level out after the TI 3D Sound block. The PHONE level can be adjusted from +12dB to -34.5dB in 1.5dB steps as well as muted via register 0Ch. | | AUX_L | 14 | ı | This line level input can be routed through the Input Mux and recorded by the left ADC. In addition, this analog input gets summed into the left output stream. The amount of AUX_L signal mixed in the left output stream can be adjusted from +12dB to −34.5dB in 1.5dB steps as well as muted via register 16h. | | AUX_R | 15 | ı | This line level input can be routed through the Input Mux and recorded by the right ADC. In addition, this analog input gets summed into the right output stream. The amount of AUX_R signal mixed in the right output stream can be adjusted from +12dB to −34.5dB in 1.5dB steps as well as muted via register 16h. | | VIDEO_L | 16 | I | This line level input can be routed through the Input Mux and recorded by the left ADC. In addition, this analog input gets summed into the left output stream. The amount of VIDEO_L signal mixed in the left output stream can be adjusted from +12dB to −34.5dB in 1.5dB steps as well as muted via register 14h. | # PIN DESCRIPTIONS - ANALOG I/O (continued) | Name | Pin | 1/0 | Functional Description | | | | | | |-------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | VIDEO_R | 17 | ı | This line level input can be routed through the Input Mux and recorded by the right ADC. In addition, this analog input gets summed into the right output stream. The amount of VIDEO_R signal mixed in the right output stream can be adjusted from +12dB to -34.5dB in 1.5dB steps as well as muted via register 14h. | | | | | | | CD_L | 18 | I | This line level input can be routed through the Input Mux and recorded by the left ADC. In addition, this analog input gets summed into the left output stream. The amount of CD_L signal mixed in the left output stream can be adjusted from +12dB to -34.5dB in 1.5dB steps as well as muted via register 12h. | | | | | | | CD_GND | 19 | 1 | This input can be used to reject common mode signals on the CD_L and CD_R inputs. CD_GND is an AC ground point and not a DC ground point. This input must be AC-coupled to the source signal's ground. | | | | | | | CD_R | 20 | ı | This line level input can be routed through the Input Mux and recorded by the right ADC. In addition, this analog input gets summed into the right output stream. The amount of CD_R signal mixed in the right output stream can be adjusted from +12dB to -34.5dB in 1.5dB steps as well as muted via register 12h. | | | | | | | MIC1 | 21 | ı | Either MIC1 or MIC2 can be selected via software and routed through the Input Mux for recording. The 20dB boost circuit is enabled/disabled via register 0Eh. Also, the amount of mic signal mixed in the output stream can be adjusted from +12dB to -34.5dB in 1.5dB steps as well as muted via register 0Eh. | | | | | | | MIC2 | 22 | ı | Either MIC1 or MIC2 can be selected via software and routed through the Input Mux for recording. The 20dB boost circuit is enabled/disabled via register 0Eh. Also, the amount of mic signal mixed in the output stream can be adjusted from +12dB to -34.5dB in 1.5dB steps as well as muted via register 0Eh. | | | | | | | LINE_IN_L | 23 | ı | This line level input can be routed through the Input Mux and recorded by the left ADC. In addition, this analog input gets summed into the left output stream. The amount of LINE_IN_L signal mixed in the left output stream can be adjusted from +12dB to -34.5dB in 1.5dB steps as well as muted via register 10h. | | | | | | | LINE_IN_R | 24 | ı | This line level input can be routed through the Input Mux and recorded by the right ADC. In addition, this analog input gets summed into the right output stream. The amount of LINE_IN_R signal mixed in the right output stream can be adjusted from +12dB to -34.5dB in 1.5dB steps as well as muted via register 10h. | | | | | | | LINE_OUT_L | 35 | 0 | This is a post-mixed output for the left audio channel. The level of this output can be adjusted from 0dB to -45dB in 1.5dB steps as well as muted via register 02h. | | | | | | | LINE_OUT_R | 36 | 0 | This is a post-mixed output for the right audio channel. The level of this output can be adjusted from 0dB to -45dB in 1.5dB steps as well as muted via register 02h. | | | | | | | MONO_OUT | 37 | 0 | This line level output is either the post-mixed output or the mic input. The level of this output can be adjusted from 0dB to -45dB in 1.5dB steps as well as muted via register 06h. | | | | | | | LNLVL_OUT_L | 39 | 0 | This is a post-mixed output for the left audio channel. The level of this output can be adjusted from 0dB to -45dB in 1.5dB steps as well as muted via register 04h. | | | | | | | LNLVL_OUT_R | 41 | 0 | This is a post-mixed output for the right audio channel. The level of this output can be adjusted from 0dB to -45dB in 1.5dB steps as well as muted via register 04h. | | | | | | # PIN DESCRIPTIONS - DIGITAL I/O AND CLOCKING | Name | Pin | 1/0 | Functional Description | |-----------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XTL_IN | 2 | 1 | $24.576$ MHz crystal input. Use a fundamental-mode type crystal. When operating from a crystal, a $1M\Omega$ resistor must be connected across pins 2 and 3. | | XTL_OUT | 3 | 0 | 24.576 MHz crystal output. When operating from a crystal, a $1M\Omega$ resistor must be connected across pins 2 and 3. | | SDATA_OUT | 5 | ı | This data stream contains both control data and DAC audio data. This input is sampled by the LM4548 on the falling edge of BIT_CLK. | | BIT_CLK | 6 | I/O | OUTPUT when in Primary Codec Mode: This pin outputs a 12.288 MHz clock which is derived (internally divided by two) from the 24.576MHz crystal input (XTL_IN). INPUT when in Secondary Codec Mode (Multiple Codec configurations only): 12.288MHz clock is to be supplied from an external source, such as from the BIT_CLK of a Primary Codec. | | SDATA_IN | 8 | 0 | This data stream contains both control data and ADC audio data. This output is clocked out by the LM4548 on the rising edge of BIT_CLK. | | SYNC | 10 | I | 48kHz sync pulse which signifies the beginning of both the SDATA_IN and SDATA_OUT serial streams. SYNC must be synchronous to BIT_CLK. | SNOS441C - FEBRUARY 1999-REVISED APRIL 2013 # PIN DESCRIPTIONS - DIGITAL I/O AND CLOCKING (continued) | Name | Pin | 1/0 | Functional Description | |--------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET# | 11 | 1 | This active low signal causes a hardware reset which returns the control registers to their default conditions. | | ID0 | 45 | I | ID0 and ID1 set the codec address for multiple codec use where ID0 is the LSB. Connect these pins to DVdd or GND as required. If these pins are not connected (NC), they default to Master Codec setting (same as connecting both pins to GND). These pins are of the same polarity as their internal ID0, ID1 registers. If pin 45 is connected to GND, then ID0 will be set to "0" internally. Connection to DVdd corresponds to a "1" internally. | | ID1 | 46 | I | ID0 and ID1 set the codec address for multiple codec use where ID1 is the MSB. Connect these pins to DVdd or GND as required. If these pins are not connected (NC), they default to Master Codec setting (same as connecting both pins to GND). These pins are of the same polarity as their internal ID0, ID1 registers. If pin46 is connected to GND, then ID1 will be set to "0" internally. Connection to DVdd corresponds to a "1" internally. | # PIN DESCRIPTIONS - POWER SUPPLIES AND REFERENCES | Name | Pin | 1/0 | Functional Description | |----------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AVDD | 25 | I | Analog supply. | | AVSS | 26 | I | Analog ground. | | DVDD | 1,9 | 1 | Digital supply. | | DVSS | 4,7 | I | Digital ground. | | VREF | 27 | 0 | Nominal 2.2V reference output. Not intended to sink or source current. Bypassing of this pin should be done with short traces to maximize performance. | | VREFOUT | 28 | 0 | Nominal 2.2V reference output. Can source up to 5mA of current and can be used to bias a microphone. | | AFILT1 | 29 | 0 | This pin is not used and should be left open (NC). However, a capacitor to ground on this pin is permitted - it will not affect performance. | | AFILT2 | 30 | 0 | This pin is not used and should be left open (NC). However, a capacitor to ground on this pin is permitted - it will not affect performance. | | 3DP, 3DN | 33,34 | 0 | These pins are used to complete the TI 3D Sound circuit. Connect a 0.022µF capacitor between pins 3DP and 3DN. The TI 3D Sound can be turned on and off via bit D13 in control register 20h. This is a fixed-depth type stereo enhance circuit, thus writing to register 22h has no effect. If TI 3D Sound is not needed, then these pins should be left as no connect (NC). | ### TYPICAL PERFORMANCE CHARACTERISTICS # SNOS441C -FEBRUARY 1999-REVISED APRIL 2013 # Table 1. LM4548 Register Map | | 1 | | | | | Table | 1 | | | gistei | - | 1 | | | | | | | |-----|--------------------------------------|----------|----------|----------|----------|----------|----------|-----|-----|----------|----------|-----|-----|-----|-----|-----|-----|---------| | REG | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | | 00h | Reset | Х | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0d50h | | 02h | Master<br>Volume | Mute | Х | Х | ML4 | ML3 | ML2 | ML1 | MLO | Х | Х | Х | MR4 | MR3 | MR2 | MR1 | MR0 | 8008h | | 04h | True Line<br>Level Out<br>Volume | Mute | х | Х | ML4 | ML3 | ML2 | ML1 | MLO | х | х | х | MR4 | MR3 | MR2 | MR1 | MR0 | 8000h | | 06h | Master<br>Volume Mono | Mute | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | MM4 | ММЗ | MM2 | MM1 | ММО | 8000h | | 08h | Reserved | Χ | Х | Х | Х | X | Х | Х | Х | Х | Х | Χ | Χ | Х | Χ | Х | Х | 0000h | | 0Ah | PC_BEEP<br>Volume | Mute | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | PV3 | PV2 | PV1 | PV0 | Х | 0000h | | 0Ch | Phone<br>Volume | Mute | Х | Х | Х | Х | Х | Х | Х | х | Х | х | GN4 | GN3 | GN2 | GN1 | GN0 | 8008h | | 0Eh | Mic Volume | Mute | Х | Х | Х | Х | Х | х | Х | х | 20d<br>B | х | GN4 | GN3 | GN2 | GN1 | GN0 | 8008h | | 10h | Line In<br>Volume | Mute | Х | Х | GL4 | GL3 | GL2 | GL1 | GL0 | х | Х | х | GR4 | GR3 | GR2 | GR1 | GR0 | 8808h | | 12h | CD Volume | Mute | Х | Х | GL4 | GL3 | GL2 | GL1 | GL0 | Х | Χ | Х | GR4 | GR3 | GR2 | GR1 | GR0 | 8808h | | 14h | Video Volume | Mute | Х | Х | GL4 | GL3 | GL2 | GL1 | GL0 | Х | Χ | Х | GR4 | GR3 | GR2 | GR1 | GR0 | 8808h | | 16h | Aux Volume | Mute | Х | Х | GL4 | GL3 | GL2 | GL1 | GL0 | Х | Х | Х | GR4 | GR3 | GR2 | GR1 | GR0 | 8808h | | 18h | PCM Out Vol | Mute | Х | Х | GL4 | GL3 | GL2 | GL1 | GL0 | Х | Х | Х | GR4 | GR3 | GR2 | GR1 | GR0 | 8808h | | 1Ah | Record Select | Х | Х | Х | Х | Х | SL2 | SL1 | SL0 | Х | Χ | Х | Х | Х | SR2 | SR1 | SR0 | 0000h | | 1Ch | Record Gain | Mute | Х | Х | Х | GL3 | GL2 | GL1 | GL0 | Х | Х | Х | Х | GR3 | GR2 | GR1 | GR0 | 8000h | | 1Eh | Reserved | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Χ | Х | Х | 0000h | | 20h | General<br>Purpose | POP | Х | 3D | Х | Х | Х | MIX | MS | LPB<br>K | Х | х | х | Х | Х | Х | х | 0000h | | 22h | 3D Control<br>(3D is fixed<br>depth) | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | 0000h | | 24h | Reserved | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0000h | | 26h | Powerdown<br>Ctrl/Stat | Х | PR6 | PR5 | PR4 | PR3 | PR2 | PR1 | PR0 | Х | Х | Х | х | REF | ANL | DAC | ADC | na | | 28h | Extended<br>Audio ID | ID1 | ID0 | Х | Х | Х | Х | Х | 0 | 0 | 0 | Х | Х | 0 | Х | 0 | 1 | X001h | | 2Ah | Extended<br>Audio<br>Status/Control | х | х | X | х | X | х | х | х | х | х | х | х | х | х | х | VRA | XXX0h | | 2Ch | PCM Front<br>DAC Rate | SR1<br>5 | SR1<br>4 | SR1<br>3 | SR1<br>2 | SR1<br>1 | SR1<br>0 | SR9 | SR8 | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 | BB80h | | 32h | PCM ADC<br>Rate | SR1<br>5 | SR1<br>4 | SR1<br>3 | SR1<br>2 | SR1<br>1 | SR1<br>0 | SR9 | SR8 | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 | BB80h | | 5Ah | Vendor<br>Reserved | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 7Ah | Vendor<br>Reserved | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 7Ch | Vendor ID1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 4E53h | | 7Eh | Vendor ID2 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 4300h | #### APPLICATION INFORMATION #### AC LINK SERIAL INTERFACE PROTOCOL Figure 15. AC 97 Bidirectional Audio Frame Figure 16. AC Link Audio Output Frame # AC LINK OUTPUT FRAME: SDATA\_OUT (OUTPUT FROM CONTROLLER, INPUT TO LM4548) The audio output frame (output from AC '97 Controller) contains control and PCM data targeted for the LM4548 control registers and stereo DAC. The Tag slot, slot 0, contains 16 bits that tell the AC Link interface circuitry on the LM4548 the validity of the following data slots. A new audio output frame is signaled with a low to high transition of SYNC. SYNC is synchronous to the rising edge of BIT\_CLK. On the next rising edge of BIT\_CLK, the AC '97 Controller drives SDATA\_OUT with the first bit of slot 0. The LM4548 samples SDATA\_OUT on the falling edge of BIT\_CLK. The AC '97 Controller will continue outputting the SDATA\_OUT stream on each successive rising edge of BIT\_CLK. # **SDATA OUT SLOT 0: TAG PHASE** The first bit of slot 0 is designated the "Valid Frame" bit. If this bit is 1, it indicates that the current data frame contains at least one slot of valid data and the LM4548 will further sample the next four bits to determine which frames do in fact have valid data. Valid slots are signified by a 1 in their respective slot bit position. Figure 17. Start of Audio Output Frame | Bit | Description | Comment | |-----|--------------------------|--------------------------------| | 15 | Valid Frame | 1 = This frame has valid data. | | 14 | Control register address | 1 = Control Address is valid. | | 13 | Control register data | 1 = Control Data is valid. | | 12 | Left Playback PCM Data | 1 = Left PCM Data is valid. | | 11 | Right Playback PCM Data | 1 = Right PCM Data is valid. | # **SDATA OUT SLOT 1: CONTROL ADDRESS** Slot 1 is used both to write to the LM4548 registers as well as read back a register's current value. The MSB of Slot 1 (bit 19) signifies whether the current control operation is a read or a write. Bits 18 through 12 are used to specify the register address of the read or write operation. The least significant twelve bits are reserved and should be stuffed with zeros by the AC'97 controller. | Bits | Description | Comment | |-------|------------------|---------------------------------| | 19 | Read/Write | 1 = Read, 0 = Write | | 18:12 | Control Register | Identifies the Control Register | | 11:0 | Reserved | Set to "0" | # SDATA\_OUT SLOT 2: CONTROL DATA Slot 2 is used to transmit 16 bit control data to the LM4548 in the event that the current operation is a write operation. The least significant four bits should be stuffed with zeros by the AC '97 controller. If the current operation is a register read, the entire slot, bits 19 through 0 should be stuffed with zeros. | Bits | Description | Comment | |------|-----------------------------|-----------------------------------| | 19:4 | Control Register Write Data | Set bits to "0" if read operation | | 3:0 | Reserved | Set to "0" | # SDATA\_OUT SLOT 3: PCM PLAYBACK LEFT CHANNEL Slot 3 is a 20 bit field used to transmit data intended for the left DAC on the LM4548. Any unused bits should be padded with zeros. The LM4548 DAC's have 18 bit resolution and thus will use the first 18 bits of the 20 bit PCM stream. | Bits | Description | Comment | |------|-----------------------------|------------------------| | 19:0 | PCM Audio Data for Left DAC | Set unused bits to "0" | # SDATA\_OUT SLOT 4: PCM PLAYBACK RIGHT CHANNEL Slot 4 is a 20 bit field used to transmit data intended for the right DAC on the LM4548. Any unused bits should be padded with zeros. The LM4548 DAC's have 18 bit resolution and thus will use the first 18 bits of the 20 bit PCM stream. | Bits | Description | Comment | |------|------------------------------|------------------------| | 19:0 | PCM Audio Data for Right DAC | Set unused bits to "0" | ### SDATA OUT SLOTS 5-12: RESERVED Set these SDATA\_OUT slots to "0" as they are not currently implemented and are reserved for future use. Figure 18. AC Link Audio Input Frame # AC LINK INPUT FRAME: SDATA IN (INPUT TO CONTROLLER, OUTPUT FROM LM4548) The audio input frame (input to the AC '97 Digital Controller) contains status and PCM data from the LM4548 control registers and stereo ADC. The Tag slot, slot 0, contains 16 bits that tell the AC '97 Digital Controller whether the LM4548 is ready and the validity of data from certain device subsections. A new audio input frame is signaled with a low to high transition of SYNC. SYNC is synchronous to the rising edge of BIT\_CLK. On the next rising edge of BIT\_CLK, the LM4548 drives SDATA\_IN with the first bit of slot 0. The Digital Controller samples SDATA\_IN on the falling edge of BIT\_CLK. The LM4548 will continue outputting the SDATA\_IN stream on each successive rising edge of BIT\_CLK. The LM4548 outputs data MSB first, in a MSB justified format. All reserved bits and slots are stuffed with "0" 's by the LM4548. # SDATA\_IN SLOT 0: CODEC STATUS BITS The first bit of SDATA\_IN Slot 0 (bit 15) indicates when the Codec is ready. The digital controller must probe further to see which other subsections are ready. Figure 19. Start of Audio Input Frame SNOS441C - FEBRUARY 1999 - REVISED APRIL 2013 | Bit | Description | Comment | |-----|-------------------|-------------------------------| | 15 | Codec Ready Bit | 0=Not Ready, 1=Ready | | 14 | Slot 1 data valid | Status Address is valid | | 13 | Slot 2 data valid | Status Data is valid | | 12 | Slot 3 data valid | Left Audio PCM Data is valid | | 11 | Slot 4 data valid | Right Audio PCM Data is valid | # SDATA\_IN SLOT 1: STATUS ADDRESS / SLOT REQUEST BITS This slot echoes the control register which a read was requested on. The address echoed was initiated by a read request in the previous SDATA\_OUT frame, slot 1. Bits 11 and 10 are slot request bits that support Sample Rate Conversion (SRC) functionality. If bit 11 is set to 0, then the controller should respond with a valid PCM left sample in slot 3 of the next frame. If bit 10 is set to 0, then the controller should respond with a valid PCM right sample in slot 4 of the next frame. If bits 11 or 10 are set to 1, the controller should not send data in the next frame. Bits 9 through 2 are unused. Bits 1 and 0 are reserved and should be set to 0. | Bits | Description | Comment | |-------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------| | 19 | Reserved | Stuffed with "0" | | 18:12 | Control Register Index | Echo of Control Register for which data is being returned. | | 11 | Slot 3 Request bit (PCM left) | 0 = Controller should send valid slot 3 data in the next frame, 1 = Controller should not send slot 3 data in the next frame | | 10 | Slot 4 Request bit (PCM right) | 0 = Controller should send valid slot 4 data in the next frame, 1 = Controller should not send slot 4 data in the next frame | | 9:2 | Other Slot Request bits | Unused | | 1,0 | Reserved | Stuff with "0" | ### **SDATA IN SLOT 2: STATUS DATA** The slot returns the control register data. The data returned was initiated by a read request in the previous SDATA\_OUT frame, slot 1. | Е | Bits | Description | Comment | |---|------|----------------------------|---------------------| | 1 | 9:4 | Control Register Read Data | | | ; | 3:0 | Reserved | Stuffed with "0" 's | # SDATA IN SLOT 3: PCM RECORD LEFT CHANNEL This slot contains the left ADC sample data. The signal to be digitized is selected via register 1Ah and subsequently routed through the Input Mux for recording by the left ADC. This is a 20-bit slot, where the digitized 18-bit PCM data is output from the codec MSB first and the last remaining 2 bits will zeros. | Bi | its | Description | Comment | |----|-----|------------------------------|-----------------------------------| | 19 | 9:2 | PCM Record Left Channel data | 18 bit audio sample from left ADC | | 1 | :0 | Reserved | Stuffed with "0"'s | #### SDATA IN SLOT 4: PCM RECORD RIGHT CHANNEL This slot contains the right ADC sample data. The signal digitized is selected via register 1Ah and subsequently routed through the Input Mux for recording by the right ADC. This is a 20-bit slot, where the digitized 18-bit PCM data is output from the codec MSB first and the last remaining 2 bits will zeros. | Bits | Description | Comment | |------|-------------------------------|------------------------------------| | 19:2 | PCM Record Right Channel data | 18 bit audio sample from right ADC | | 1:0 | Reserved | Stuffed with "0"'s | #### SDATA IN SLOTS 5-12: RESERVED These SDATA\_IN slots are set to "0" as they are reserved for future use. #### **AC LINK LOW POWER MODE** Figure 20. AC Link Powerdown Timing ### **REGISTER DESCRIPTIONS** # **RESET REGISTER (00H)** Writing any value to this register causes a register reset which changes all of the registers back to their default values. If a read is performed on this register, the LM4548 will return a value of 0D50h indicating that TI 3D Sound is implemented, 18bit data is supported for both the ADC's and DAC's, and the volume control for True Line Level Out is supported. # MASTER VOLUME REGISTERS (02H, 04H, 06H) These registers allow the output levels from LINE\_OUT, LNLVL\_OUT and MONO\_OUT to be attenuated or muted. There are 6-bits of volume control, plus one mute bit. It is a 5-bit volume range, where each step is nominally 1.5dB and each output can be individually muted by either setting the most significant bit (Mx5), and/or the mute bit (D15) to "1." | Mute | Mx5:Mx0 | Function | |----------------|---------|--------------------| | 0 | 00 0000 | 0dB attenuation | | 0 | 01 1111 | 46.5dB attenuation | | 0 | 1X XXXX | 46.5dB attenuation | | 1 | XX XXXX | mute | | Default: 8000h | | | #### PC BEEP REGISTER (0AH) This register controls the level of the PC\_BEEP input. The PC\_BEEP can be both attenuated and muted via register 0Ah. Step size is nominally 3dB. The signal present after the attenuation and mute block is summed into both the left and right channels. | Mute | PV3:0 | Function | |----------------|-------|------------------| | 0 | 0000 | 0dB attenuation | | 0 | 1111 | 45dB attenuation | | 1 | XXXX | mute | | Default: 0000h | • | | SNOS441C - FEBRUARY 1999 - REVISED APRIL 2013 # **MIXER INPUT VOLUME REGISTERS (INDEX 0CH - 18H)** These registers set the input volume levels including mute. Each volume control is 5 bit which provides from a range of +12dB gain to 34.5dB attenuation in 1.5dB steps. For stereo ports, the left and right levels can be independently set. Muting a given port is accomplished by setting the MSB to 1. Setting the MSB to 1 for stereo ports mutes both the left and right channel. Register 0Eh has an additional 20dB boost for a microphone level input. This is enabled by setting bit 6 of register 0Eh to 1. | Mute | Gx4:Gx0 | Function | |---------------------------------------------------|---------|--------------------| | 0 | 00000 | +12dB gain | | 0 | 01000 | 0dB gain | | 0 | 11111 | 34.5dB attenuation | | 1 | XXXXX | mute | | Default: 8008h (mono regs.), 8808h (stereo regs.) | | | # **RECORD SELECT REGISTER (1AH)** This register independently controls the source for the right and left channel which will be recorded by the stereo ADC. The default value is 0000h which corresponds to Mic in. | SL2:SL0 | Left Record Source | | |---------|--------------------|--| | 0 | Mic | | | 1 | CD In (L) | | | 2 | Video In (L) | | | 3 | Aux In (L) | | | 4 | Line In (L) | | | 5 | Stereo Mix (L) | | | 6 | Mono Mix (L) | | | 7 | Phone | | | SR2:SR0 | Right Record Source | | |---------|---------------------|--| | 0 | Mic | | | 1 | CD In (R) | | | 2 | Video In (R) | | | 3 | Aux In (R) | | | 4 | Line In (R) | | | 5 | Stereo Mix (R) | | | 6 | Mono Mix (R) | | | 7 | Phone | | ### **RECORD (INPUT) GAIN REGISTER (1CH)** This registers controls the Record (Input) Gain level for the stereo input selected via the Record Select Control Register (1Ah). The gain can be programmed from 0dB to +22.5dB in 1.5dB steps. The level for the left and right channel can be individually controlled. The input can also be muted by setting the MSB to 1. | Mute | Gx3:Gx0 | Function | |----------------|---------|-------------| | 0 | 1111 | 22.5dB gain | | 0 | 0000 | 0dB gain | | 1 | XXXX | mute | | Default: 8000h | | | # **GENERAL PURPOSE REGISTER (20H)** This register controls many miscellaneous functions implemented on the LM4548. The miscellaneous functions include POP which allows the PCM to bypass the TI 3D Sound circuitry, 3D which enables or disables the TI 3D Sound circuitry, MIX which selects the MONO\_OUT source, MS which selects the microphone mux source and LPBK which connects the output of the stereo ADC to input of the stereo DAC. LPBK provides for a digital loopthru path when enabled. | BIT | Function | | |------|------------------------------------------------|--| | POP | PCM out path and mute, 0 = pre 3D, 1 = post 3D | | | 3D | TI 3D Sound on / off 1 = on | | | MIX | Mono output select 0 = Mix, 1 = Mic | | | MS | Mic select 0 = Mic1 1 = Mic2 | | | LPBK | ADC/DAC loopback | | # POWERDOWN CONTROL / STATUS REGISTER (26H) This read/write register is used to monitor subsystem readiness and also to program the LM4548 powerdown states. The lower half of this register is read only with a "1", indicating the subsection is ready. Writing to the lower 8 bits will have no effect. When the AC Link "Codec Ready" indicator bit (SDATA\_IN slot 0, bit 15) is a "1", it indicates that the AC Link and AC '97 registers are in a fully operational state. The AC '97 Controller must further probe the Powerdown Control / Status Register to determine exactly which subsections are ready. | BIT | Function | | |-----|------------------------------------|--| | REF | Vref's up to nominal level | | | ANL | Analog mixers ready | | | DAC | DAC section ready to accept data | | | ADC | ADC section ready to transmit data | | # Supported powerdown modes. | BIT | Function | | |-----|----------------------------------------------------------|--| | PRO | PCM in ADC's and Input Mux powerdown | | | PR1 | PCM out DAC's powerdown | | | PR2 | Analog Mixer powerdown (VREF still on) | | | PR3 | Analog Mixer powerdown (VREF off) | | | PR4 | Digital Interface (AC Link) powerdown (external clk off) | | | PR5 | Internal Clk disable | | | PR6 | not used | | # **EXTENDED AUDIO ID REGISTER (28H)** This read only register identifies which AC97 Extended Audio features are supported. The LM4548 provides for VRA (Variable Rate Audio) and Multiple Codec support. VRA is indicated by a "1" in the LSB of register 28h. The two MSB's, ID1 and ID0, show the current codec configuration as connected via external pins 45 and 46. | Pin46 (ID1) | Pin45 (ID0) | Reg 28h ID1 | Reg 28h ID0 | Codec Mode | |--------------------|--------------------|-------------|-------------|-------------| | NC (not connected) | NC (not connected) | 0 | 0 | Primary | | GND | GND | 0 | 0 | Primary | | GND | DVdd | 0 | 1 | Secondary 1 | | DVdd | GND | 1 | 0 | Secondary 2 | | DVdd | DVdd | 1 | 1 | Secondary 3 | SNOS441C -FEBRUARY 1999-REVISED APRIL 2013 # **EXTENDED AUDIO STATUS/CONTROL REGISTER (2AH)** This read/write register provides status and control of the Variable Sample Rate function. Setting the LSB of this register to "1" enables Variable Rate Audio (VRA) mode and allows DAC and ADC sample rates to be programmed via registers 2Ch and 32h. | BIT | Function | |-----|---------------------------------------| | VRA | 0 = VRA off (48kHz fixed), 1 = VRA on | # SAMPLE RATE CONTROL REGISTERS (2CH, 32H) These read/write registers are used to set the sample rate for the left and right channels of the DAC (2Ch) and the ADC (32h). When Variable Rate Audio is enabled via bit-0 of Register 2Ah, the sample rates can be programmed, in 1Hz increments, to be any value from 4kHz to 48kHz. Below is a list of the most common sample rates and their corresponding register values. | SR15:SR0 | Sample Rate (Hz) | |----------|------------------| | 1F40h | 8000 | | 2B11h | 11025 | | 3E80h | 16000 | | 5622h | 22050 | | AC44h | 44100 | | BB80h | 48000 | #### RESERVED REGISTERS Do not write to these registers as they are reserved. TEXAS INSTRUMENTS | SNOS441C - | FERRIIARY | 1999-RI | FVISED. | ΔPRII | 201 | |------------|-----------|---------|---------|-------|-----| www.ti.com # **REVISION HISTORY** | Cł | Changes from Revision B (April 2013) to Revision C | | | |----|----------------------------------------------------|--|----| | • | Changed layout of National Data Sheet to TI format | | 19 | Product Folder Links: LM4548 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>