

# LMH6622 Dual Wideband, Low Noise, 160MHz, Operational Amplifiers

Check for Samples: LMH6622

### **FEATURES**

- V<sub>S</sub> = ±6V, T<sub>A</sub> = 25°C, Typical Values Unless Specified
- Bandwidth  $(A_V = +2)$  160MHz
- Supply Voltage Range ±2.5V to ±6V+5V to +12
- Slew Rate 85V/µs
- Supply Current 4.3mA/amp
- Input Common Mode Voltage -4.75V to +5.7V
- Output Voltage Swing (R<sub>L</sub> = 100Ω) ±4.6V
- Input Voltage Nise 1.6nV/√Hz
- Input Current Noise 1.5pA/√Hz
- Linear Output Current 90mA
- Excellent Harmonic Distortion 90dBc

#### **APPLICATIONS**

- xDSL Receiver
- Low Noise Instrumentation Front End
- Ultrasound Preamp
- Active Filters
- Cellphone Basestation

### DESCRIPTION

The LMH6622 is a dual high speed voltage feedback operational amplifier specifically optimized for low noise. A voltage noise specification of 1.6nV/√Hz, a current noise specification 1.5pA/√Hz, a bandwidth of 160MHz, and a harmonic distortion specification that exceeds 90dBc combine to make the LMH6622 an ideal choice for the receive channel amplifier in ADSL, VDSL, or other xDSL designs. The LMH6622 operates from ±2.5V to ±6V in dual supply mode and from +5V to +12V in single supply configuration. The LMH6622 is stable for  $A_V \ge 2$  or  $A_V \le -1$ . The fabrication of the LMH6622 on TI's advanced VIP10 process enables excellent (160MHz) bandwidth at a current consumption of only 4.3mA/amplifier. Packages for this dual amplifier are the 8-lead SOIC and the 8-lead VSSOP.



Figure 1. xDSL Analog Front End

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)(2)

| , 10001010 1110/11110111 110111190                |                                            |
|---------------------------------------------------|--------------------------------------------|
| ESD Tolerance                                     |                                            |
| Human Body Model                                  | 2kV <sup>(3)</sup>                         |
| Machine Model                                     | 200V <sup>(3)</sup>                        |
| V <sub>IN</sub> Differential                      | ±1.2V                                      |
| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 13.2V                                      |
| Voltage at Input Pins                             | V <sup>+</sup> +0.5V, V <sup>-</sup> -0.5V |
| Soldering Information                             |                                            |
| Infrared or Convection (20 sec)                   | 235°C                                      |
| Wave Soldering (10 sec)                           | 260°C                                      |
| Storage Temperature Range                         | −65°C to +150°C                            |
| Junction Temperature (4)                          | +150°C                                     |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) Human body model,  $1.5k\Omega$  in series with 100pF. Machine model,  $0\Omega$  in series with 200pF.
- (4) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

# Operating Ratings (1)

| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> )            | ±2.25V to ±6V  |
|--------------------------------------------------------------|----------------|
| Junction Temperature Range (2), (3)                          | −40°C to +85°C |
| Package Thermal Resistance <sup>(3)</sup> (θ <sub>JA</sub> ) |                |
| 8-pin SOIC                                                   | 166°C/W        |
| 8-pin VSSOP                                                  | 211°C/W        |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.
- (2) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (3) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

### ±6V Electrical Characteristics

Unless otherwise specified,  $T_J = 25^{\circ}C$ ,  $V^+ = 6V$ ,  $V^- = -6V$ ,  $V_{CM} = 0V$ ,  $A_V = +2$ ,  $R_F = 500\Omega$ ,  $R_L = 100\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol              | Parameter           | Conditions                              | Min<br>(1) | Typ | Max<br>(1) | Units |
|---------------------|---------------------|-----------------------------------------|------------|-----|------------|-------|
| Dynamic F           | Performance         |                                         |            |     |            |       |
| $f_{CL}$            | -3dB BW             | $V_O = 200 \text{mV}_{PP}$              |            | 160 |            | MHz   |
| BW <sub>0.1dB</sub> | 0.1dB Gain Flatness | $V_O = 200 \text{mV}_{PP}$              |            | 30  |            | MHz   |
| SR                  | Slew Rate (3)       | $V_O = 2V_{PP}$                         |            | 85  |            | V/µs  |
| TS                  | Settling Time       | $V_{O} = 2V_{PP} \text{ to } \pm 0.1\%$ |            | 40  |            | 20    |
|                     |                     | $V_{O} = 2V_{PP} \text{ to } \pm 1.0\%$ |            | 35  |            | ns    |
| Tr                  | Rise Time           | V <sub>O</sub> = 0.2V Step, 10% to 90%  |            | 2.3 |            | ns    |
| Tf                  | Fall Time           | V <sub>O</sub> = 0.2V Step, 10% to 90%  |            | 2.3 |            | ns    |

- (1) All limits are specified by testing or statistical analysis.
- (2) Typical values represent the most likely parametric norm.
- (3) Slew rate is the slowest of the rising and falling slew rates.



# ±6V Electrical Characteristics (continued)

Unless otherwise specified,  $T_J = 25^{\circ}C$ ,  $V^+ = 6V$ ,  $V^- = -6V$ ,  $V_{CM} = 0V$ ,  $A_V = +2$ ,  $R_F = 500\Omega$ ,  $R_L = 100\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                           | Conditions                                             | Min<br>(1)        | Typ (2)     | Max<br>(1)          | Units              |
|--------------------|-------------------------------------|--------------------------------------------------------|-------------------|-------------|---------------------|--------------------|
| Distortion         | and Noise Response                  |                                                        |                   |             | <u>I</u>            |                    |
| e <sub>n</sub>     | Input Referred Voltage Noise        | f = 100kHz                                             |                   | 1.6         |                     | nV/√ <del>Hz</del> |
| i <sub>n</sub>     | Input Referred Current Noise        | f = 100kHz                                             |                   | 1.5         |                     | pA/√ <del>Hz</del> |
| DG                 | Differential Gain                   | $R_L = 150\Omega$ , $R_F = 470\Omega$ , NTSC           |                   | 0.03        |                     | %                  |
| DP                 | Differential Phase                  | $R_L = 150\Omega$ , $R_F = 470\Omega$ , NTSC           |                   | 0.03        |                     | deg                |
| HD2                | 2 <sup>nd</sup> Harmonic Distortion | $f_c = 1MHz$ , $V_O = 2V_{PP}$ , $R_L = 100\Omega$     |                   | -90         |                     | JD.                |
|                    |                                     | $f_c = 1MHz$ , $V_O = 2V_{PP}$ , $R_L = 500\Omega$     |                   | -100        |                     | dBc                |
| HD3                | 3 <sup>rd</sup> Harmonic Distortion | $f_c = 1MHz, V_O = 2V_{PP}, R_L = 100\Omega$           |                   | -94         |                     | dD.                |
|                    |                                     | $f_c = 1MHz, V_O = 2V_{PP}, R_L = 500\Omega$           |                   | -100        |                     | dBc                |
| MTPR               | Upstream                            | $V_O = 0.6 V_{RMS}$ , 26kHz to 132kHz (see Figure 35)  |                   | <b>-</b> 78 |                     | - dBc              |
|                    | Downstream                          | $V_O = 0.6 V_{RMS}$ , 144kHz to 1.1MHz (see Figure 35) |                   | <b>-7</b> 0 |                     | ubc                |
| Input Cha          | racteristics                        |                                                        |                   |             |                     |                    |
| V <sub>OS</sub>    | Input Offset Voltage                | V <sub>CM</sub> = 0V                                   | −1.2<br><b>−2</b> | +0.2        | +1.2<br><b>+2</b>   | mV                 |
| TC V <sub>OS</sub> | Input Offset Average Drift          | $V_{CM} = 0V^{(4)}$                                    |                   | -2.5        |                     | μV/°C              |
| I <sub>OS</sub>    | Input Offset Current                | V <sub>CM</sub> = 0V                                   | -1 -0.04          |             | 1<br><b>1.5</b>     | μΑ                 |
| I <sub>B</sub>     | Input Bias Current                  | V <sub>CM</sub> = 0V                                   | 4.7               |             | 10<br><b>15</b>     | μΑ                 |
| R <sub>IN</sub>    | Input Resistance                    | Common Mode                                            |                   | 17          |                     | ΜΩ                 |
|                    |                                     | Differential Mode                                      |                   | 12          |                     | kΩ                 |
| C <sub>IN</sub>    | Input Capacitance                   | Common Mode                                            |                   | 0.9         |                     | pF                 |
|                    |                                     | Differential Mode                                      |                   | 1.0         |                     | pF                 |
| CMVR               | Input Common Mode Voltage           | CMRR ≥ 60dB                                            |                   | -4.75       | -4.5                | V                  |
|                    | Range                               |                                                        | 5.5               | +5.7        |                     | V                  |
| CMRR               | Common-Mode Rejection Ratio         | Input Referred,<br>V <sub>CM</sub> = -4.2 to +5.2V     | 80<br><b>75</b>   | 100         |                     | dB                 |
| Transfer (         | Characteristics                     |                                                        |                   |             |                     |                    |
| A <sub>VOL</sub>   | Large Signal Voltage Gain           | $V_O = 4V_{PP}$                                        | 74<br><b>70</b>   | 83          |                     | dB                 |
| X <sub>t</sub>     | Crosstalk                           | f = 1MHz                                               |                   | <b>-</b> 75 |                     | dB                 |
| Output Cl          | naracteristics                      |                                                        |                   |             |                     |                    |
| V <sub>O</sub>     | Output Swing                        | No Load, Positive Swing                                | 4.8<br><b>4.6</b> | 5.2         |                     |                    |
|                    |                                     | No Load, Negative Swing                                |                   | -5.0        | -4.6<br><b>-4.4</b> | V                  |
|                    |                                     | $R_L = 100\Omega$ , Positive Swing                     | 4.0<br><b>3.8</b> | 4.6         |                     | V                  |
|                    |                                     | $R_L = 100\Omega$ , Negative Swing                     |                   | -4.6        | -4<br>-3.8          |                    |
| Ro                 | Output Impedance                    | f = 1MHz                                               |                   | 0.08        |                     | Ω                  |

<sup>(4)</sup> Offset voltage average drift is determined by dividing the change in  $V_{OS}$  at temperature extremes into the total temperature change.



## ±6V Electrical Characteristics (continued)

Unless otherwise specified,  $T_J = 25^{\circ}C$ ,  $V^+ = 6V$ ,  $V^- = -6V$ ,  $V_{CM} = 0V$ ,  $A_V = +2$ ,  $R_F = 500\Omega$ ,  $R_L = 100\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol                                      | Parameter                                | Conditions                                                     | Min<br>(1)      | Typ | Max<br>(1)      | Units |
|---------------------------------------------|------------------------------------------|----------------------------------------------------------------|-----------------|-----|-----------------|-------|
| I <sub>SC</sub>                             | Output Short Circuit Current             | Sourcing to Ground $\Delta V_{IN} = 200 \text{mV}^{(5)}$ , (6) | 100             | 135 |                 | ^     |
|                                             |                                          | Sinking to Ground $\Delta V_{IN} = -200 \text{mV}^{(5)}$ , (6) | 100             | 130 |                 | mA    |
| I <sub>OUT</sub>                            | Output Current                           | Sourcing, $V_O = +4.3V$<br>Sinking, $V_O = -4.3V$              |                 | 90  |                 | mA    |
| Power Sup                                   | oply                                     |                                                                |                 |     |                 |       |
| +PSRR                                       | Positive Power Supply<br>Rejection Ratio | Input Referred,<br>$V_S = +5V$ to $+6V$                        | 80<br><b>74</b> | 95  |                 | dB    |
| -PSRR Negative Power Supply Rejection Ratio |                                          | Input Referred,<br>$V_S = -5V$ to $-6V$                        | 75<br><b>69</b> | 90  |                 | αв    |
| I <sub>S</sub>                              | Supply Current (per amplifier)           | No Load                                                        |                 | 4.3 | 6<br><b>6.5</b> | mA    |

<sup>(5)</sup> Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

#### ±2.5V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.5V$ ,  $V^- = -2.5V$ ,  $V_{CM} = 0V$ ,  $A_V = +2$ ,  $R_F = 500\Omega$ ,  $R_L = 100\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol              | Parameter                           | Parameter Conditions                                                   |   | Typ<br>(2) | Max<br>(1) | Units              |  |  |
|---------------------|-------------------------------------|------------------------------------------------------------------------|---|------------|------------|--------------------|--|--|
| Dynamic F           | Performance                         |                                                                        |   |            |            |                    |  |  |
| f <sub>CL</sub>     | -3dB BW                             | $V_O = 200 \text{mV}_{PP}$                                             |   | 150        |            | MHz                |  |  |
| BW <sub>0.1dB</sub> | 0.1dB Gain Flatness                 | $V_O = 200 \text{mV}_{PP}$                                             |   | 20         |            | MHz                |  |  |
| SR                  | Slew Rate (3)                       | $V_O = 2V_{PP}$                                                        |   | 80         |            | V/µs               |  |  |
| T <sub>S</sub>      | Settling Time                       | $V_{O} = 2V_{PP} \text{ to } \pm 0.1\%$                                |   | 45         |            |                    |  |  |
|                     |                                     | $V_{O} = 2V_{PP} \text{ to } \pm 1.0\%$                                |   | 40         |            | ns                 |  |  |
| T <sub>r</sub>      | Rise Time                           | V <sub>O</sub> = 0.2V Step, 10% to 90%                                 |   | 2.5        |            | ns                 |  |  |
| T <sub>f</sub>      | Fall Time                           | V <sub>O</sub> = 0.2V Step, 10% to 90%                                 |   | 2.5        |            | ns                 |  |  |
| Distortion          | and Noise Response                  |                                                                        |   |            |            |                    |  |  |
| e <sub>n</sub>      | Input Referred Voltage Noise        | f = 100kHz                                                             |   | 1.7        |            | nV/√Hz             |  |  |
| i <sub>n</sub>      | Input Referred Current Noise        | f = 100kHz                                                             |   | 1.5        |            | pA/√ <del>Hz</del> |  |  |
| HD2                 | 2 <sup>nd</sup> Harmonic Distortion | fc = 1MHz, $V_O = 2V_{PP}$ , $R_L = 100Ω$                              |   | -88        |            | dBc                |  |  |
|                     |                                     | $fc = 1MHz$ , $V_O = 2V_{PP}$ , $R_L = 500\Omega$                      |   | -98        |            | UBC                |  |  |
| HD3                 | 3 <sup>rd</sup> Harmonic Distortion | $fc = 1MHz$ , $V_O = 2V_{PP}$ , $R_L = 100\Omega$                      |   | -92        |            | dD.                |  |  |
|                     |                                     | $fc = 1MHz$ , $V_O = 2V_{PP}$ , $R_L = 500\Omega$                      |   | -100       |            | dBc                |  |  |
| MTPR                | Upstream                            | $V_O = 0.4V_{RMS}$ ,26kHz to 132kHz (see Figure 35)                    |   | -76        |            |                    |  |  |
|                     | Downstream                          | V <sub>O</sub> = 0.4V <sub>RMS</sub> ,144kHz to 1.1MHz (see Figure 35) |   |            | dBc        |                    |  |  |
| Input Cha           | racteristics                        |                                                                        | * | •          |            | *                  |  |  |
| V <sub>OS</sub>     | Input Offset Voltage                | V <sub>CM</sub> = 0V                                                   |   |            | mV         |                    |  |  |
| TC V <sub>OS</sub>  | Input Offset Average Drift          | V <sub>CM</sub> = 0V <sup>(4)</sup>                                    |   | -2.5       |            | μV/°C              |  |  |

<sup>(1)</sup> All limits are specified by testing or statistical analysis.

<sup>(6)</sup> Short circuit test is a momentary test. Output short circuit duration is infinite for V<sub>S</sub> ≤ ±2.5V, at room temperature and below. For V<sub>S</sub> > ±2.5V, allowable short circuit duration is 1.5ms.

<sup>(2)</sup> Typical values represent the most likely parametric norm.

<sup>(3)</sup> Slew rate is the slowest of the rising and falling slew rates.

<sup>(4)</sup> Offset voltage average drift is determined by dividing the change in V<sub>OS</sub> at temperature extremes into the total temperature change.



# ±2.5V Electrical Characteristics (continued)

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.5V$ ,  $V^- = -2.5V$ ,  $V_{CM} = 0V$ ,  $A_V = +2$ ,  $R_F = 500\Omega$ ,  $R_L = 100\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                             | Conditions                                                     | Min<br>(1)          | Typ (2) | Max<br>(1)          | Units                                 |
|------------------|---------------------------------------|----------------------------------------------------------------|---------------------|---------|---------------------|---------------------------------------|
| los              | Input Offset Current                  | V <sub>CM</sub> = 0V                                           | -1.5<br><b>-2.5</b> | +0.01   | 1.5<br><b>2.5</b>   | μA                                    |
| l <sub>B</sub>   | Input Bias Current                    | $V_{CM} = 0V$                                                  |                     | 4.6     | 10<br><b>15</b>     | μA                                    |
| R <sub>IN</sub>  | Input Resistance                      | Common Mode                                                    |                     | 17      |                     | ΜΩ                                    |
|                  |                                       | Differential Mode                                              |                     | 12      |                     | kΩ                                    |
| C <sub>IN</sub>  | Input Capacitance                     | Common Mode                                                    |                     | 0.9     |                     | pF                                    |
|                  |                                       | Differential Mode                                              |                     | 1.0     |                     | pF                                    |
| CMVR             | Input Common Mode Voltage             | CMRR ≥ 60dB                                                    |                     | -1.25   | -1                  | V                                     |
| Range            |                                       |                                                                | 2                   | +2.2    |                     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| CMRR             | Common Mode Rejection Ratio           | Input Referred,<br>V <sub>CM</sub> = -0.7 to +1.7V             | 80<br><b>75</b>     | 100     |                     | dB                                    |
| Transfer C       | Characteristics                       |                                                                |                     |         |                     |                                       |
| A <sub>VOL</sub> | Large Signal Voltage Gain             | $V_O = 1V_{PP}$                                                | 74                  | 82      |                     | dB                                    |
| X <sub>t</sub>   | Crosstalk                             | f = 1MHz                                                       |                     | -75     |                     | dB                                    |
| Output Ch        | aracteristics                         |                                                                | ·                   |         |                     |                                       |
| Vo               | Output Swing                          | No Load, Positive Swing                                        | 1.4<br><b>1.2</b>   | 1.7     |                     |                                       |
|                  |                                       | No Load, Negative Swing                                        |                     | -1.5    | -1.2<br>-1          | .,,                                   |
|                  |                                       | $R_L = 100\Omega$ , Positive Swing                             | 1.2<br><b>1</b>     | 1.5     |                     | V                                     |
|                  |                                       | $R_L = 100\Omega$ , Negative Swing                             |                     | -1.4    | -1.1<br><b>-0.9</b> |                                       |
| R <sub>O</sub>   | Output Impedance                      | f = 1MHz                                                       |                     | 0.1     |                     | Ω                                     |
| I <sub>SC</sub>  | Output Short Circuit Current          | Sourcing to Ground $\Delta V_{IN} = 200 \text{mV}^{(5)}$ , (6) | 100                 | 137     |                     | ^                                     |
|                  |                                       | Sinking to Ground $\Delta V_{IN} = -200 \text{mV}^{(5)}$ , (6) | 100                 | 134     |                     | mA                                    |
| I <sub>OUT</sub> | Output Current                        | Sourcing, $V_O = +0.8V$<br>Sinking, $V_O = -0.8V$              |                     | 90      |                     | mA                                    |
| Power Su         | oply                                  |                                                                |                     | •       |                     | •                                     |
| +PSRR            | Positive Power Supply Rejection Ratio | Input Referred,<br>V <sub>S</sub> = +2.5V to +3V               | 78<br><b>72</b>     | 93      |                     | dB                                    |
| -PSRR            | Negative Power Supply Rejection Ratio | Input Referred, 75 88 $V_S = -2.5V \text{ to } -3V$ 70         |                     |         |                     |                                       |
| I <sub>S</sub>   | Supply Current (per amplifier)        | No Load                                                        |                     | 4.1     | 5.8<br><b>6.4</b>   | mA                                    |

<sup>(5)</sup> Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

<sup>(6)</sup> Short circuit test is a momentary test. Output short circuit duration is infinite for V<sub>S</sub> ≤ ±2.5V, at room temperature and below. For V<sub>S</sub> > ±2.5V, allowable short circuit duration is 1.5ms.



# **Typical Performance Characteristics**







**Inverting Amplifier Frequency Response** 



# **Current and Voltage Noise** vs. Frequency



Frequency Response vs.



Figure 5.

#### **Non-Inverting Amplifier Frequency Response**



Figure 7.

Submit Documentation Feedback



# **Typical Performance Characteristics (continued)**















# 



Figure 14.

# Non-Inverting Large Signal Pulse Response $V_S = \pm 2.5V$ , $R_L = 100\Omega$ , $A_V = \pm 2.5V$ , $R_F = 500\Omega$



Figure 16.

# **Harmonic Distortion** vs. Input Signal Level



Figure 18.

# Non-Inverting Small Signal Pulse Response $V_S = \pm 6V$ , $R_L = 100\Omega$ , $A_V = \pm 2$ , $R_F = 500\Omega$



Figure 15.

# Non-Inverting Large Signal Pulse Response $V_S = \pm 6V$ , $R_L = 100\Omega$ , $A_V = \pm 2$ , $R_F = 500\Omega$



Figure 17.

# **Harmonic Distortion** vs. Input Signal Level



Figure 19.

Submit Documentation Feedback



# **Typical Performance Characteristics (continued)**







Figure 22.







102.8 104.8



## **Typical Performance Characteristics (continued)**



FREQUENCY (kHz)

Figure 26.

108.8

110.8

106.8







Figure 27.

#### Full Rate ADSL (DMT) Downstream MTPR @ V<sub>S</sub> = ±6V



Submit Documentation Feedback



# **Connection Diagram**



Figure 30. 8-Pin SOIC/VSSOP (Top View)

# **Test Circuits**



Figure 31. Non-Inverting Amplifier



Figure 32. CMRR



Figure 33. Voltage Noise  $R_G = 1\Omega$  for f  $\leq$  100kHz,  $R_G = 20\Omega$  for f > 100kHz



Figure 34. Current Noise  $R_G$  =  $1\Omega$  for f  $\leq 100 kHz,\, R_G$  =  $20\Omega$  for f > 100 kHz



Figure 35. Multitone Power Ratio,  $R_F = 500\Omega$ ,  $R_G = 174\Omega$ ,  $R_L = 437\Omega$ 

#### **DSL RECEIVE CHANNEL APPLICATIONS**



Figure 36. ADSL Signal Description

The LMH6622 is a dual, wideband operational amplifier designed for use as a DSL line receiver. In the receive band of a Customer Premises Equipment (CPE) ADSL modem it is possible that as many as 255 Discrete Multi-Tone (DMT) QAM signals will be present, each with its own carrier frequency, modulation, and signal level. The ADSL standard requires a line referred noise power density of -140dBm/Hz within the CPE receive band of 100KHz to 1.1MHz. The CPE driver output signal will leak into the receive path because of full duplex operation and the imperfections of the hybrid coupler circuit. The DSL analog front end must incorporate a receiver preamp which is both low noise and highly linear for ADSL-standard operation. The LMH6622 is designed for the twin performance parameters of low noise and high linearity.

Applications ranging from +5V to +12V or ±2.5V to ±6V are fully supported by the LMH6622. In Figure 37, the LMH6622 is used as an inverting summing amplifier to provide both received pre-amp channel gain and driver output signal cancellation, i.e., the function of a hybrid coupler.

Product Folder Links: LMH6622

Diffit Documentation Feedback





Figure 37. ADSL Receive Applications Circuit

The two R<sub>S</sub> resistors are used to provide impedance matching through the 1:N transformer.

$$R_{S} = \frac{R_{L}}{N^{2}} \tag{1}$$

Where R<sub>L</sub> is the impedance of the twisted pair line.

N is the turns ratio of the transformer.

The resistors  $R_2$  and  $R_F$  are used to set the receive gain of the pre-amp. The receive gain is selected to meet the ADC full-scale requirement of a DSL chipset.

Resistor  $R_1$  and  $R_2$  along with  $R_F$  are used to achieve cancellation of the output driver signal at the output of the receiver.

Since the LMH6622 is configured as an inverting summing amplifier, V<sub>OUT</sub> is found to be,

$$V_{OUT} = -R_F \left[ \frac{V_1}{R_1} + \frac{V_2}{R_2} \right]$$
 (2)

The expression for  $V_1$  and  $V_2$  can be found by using superposition principle.

When  $V_S = 0$ ,

$$V_1 = \frac{1}{2}V_A$$
 and  $V_2 = -\frac{1}{4}V_A$  (3)

When  $V_A = 0$ ,

Copyright © 2001–2013, Texas Instruments Incorporated Submit Documentation Feedback



$$V_1 = 0$$
 and  $V_2 = -\frac{1}{2}V_{T1}$  (4)

Therefore,

$$V_1 = \frac{1}{2}V_A$$
 and  $V_2 = -\frac{1}{4}V_A - \frac{1}{2}V_{T1}$  (5)

And then,

$$V_{OUT} = -R_F \left[ \frac{V_A}{2R_1} - \frac{V_A}{4R_2} - \frac{V_{T1}}{2R_2} \right]$$
 (6)

Setting  $R_1 = 2^*R_2$  to cancel unwanted driver signal in the receive path, then we have

$$V_{OUT} = \frac{R_F}{2R_2} V_{T1} \tag{7}$$

We can also find that,

$$V_{TN} = \frac{1}{2} V_{S} \text{ and } V_{T1} = \frac{1}{N} V_{TN} = \frac{1}{2N} V_{S}$$
 (8)

And then

$$V_{OUT} = \frac{R_F}{4NR_2} V_S \tag{9}$$

In conclusion, the peak-to-peak voltage to the ADC would be,

$$2 V_{OUT} = \frac{R_F}{2NR_2} V_S \tag{10}$$

#### RECEIVE CHANNEL NOISE CALCULATION

The circuit of Figure 37 also has the characteristic that it cancels noise power from the drive channel.

The noise gain of the receive pre-amp is found to be:

$$A_N = 1 + \frac{R_F}{R_1/\!/R_2}$$
 (11)

Noise power at each of the output of LMH6622:

$$e^{2}_{o} = A^{2}_{n} [V^{2}_{n} + i^{2}_{non-inv} R_{+}^{2} + 4kT R_{+}] + i^{2}_{inv} R^{2}_{F} + 4kT R_{F} A_{n}$$
(12)

where

14

| V <sub>n</sub>       | Input referred voltage noise                                                                                                         |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| i <sub>n</sub>       | Input referred current noise                                                                                                         |
| i <sub>non-inv</sub> | Input referred non-inverting current noise                                                                                           |
| i <sub>inv</sub>     | Input referred inverting current noise                                                                                               |
| k                    | Boltzmann's constant, $K = 1.38 \times 10^{-23}$                                                                                     |
| Т                    | Resistor temperature in k                                                                                                            |
| R <sub>+</sub>       | Source resistance at the non-inverting input to balance offset voltage, typically very small for this inverting summing applications |

For a voltage feedback amplifier,

$$i_{\text{inv}} = i_{\text{non-inv}} = i_{\text{n}} \tag{13}$$

Therefore, total output noise from the differential pre-amp is:

$$e^{2}_{TotalOutput} = 2 e^{2}_{0}$$
 (14)



The factor '2' appears here because of differential output.

#### **DIFFERENTIAL ANALOG-TO-DIGITAL DRIVER**



Figure 38. Circuit for Differential A/D Driver

The LMH6622 is a low noise, low distortion high speed operational amplifier. The LMH6622 comes in either SOIC-8 or VSSOP-8 packages. Because two channels are available in each package the LMH6622 can be used as a high dynamic range differential amplifier for the purpose of driving a high speed analog-to-digital converter. Driving a  $1k\Omega$  load, the differential amplifier of Figure 38 provides 20dB gain, a flat frequency response up to 6MHz, and harmonic distortion that is lower than 80dBc. This circuit makes use of a transformer to convert a single-ended signal to a differential signal. The input resistor  $R_{IN}$  is chosen by the following equation,

$$R_{IN} = \frac{1}{N^2} R_S \tag{15}$$

The gain of this differential amplifier can be adjusted by R<sub>C</sub> and R<sub>F</sub>,

$$A_{V} = 2 \frac{R_{F}}{R_{C}} \tag{16}$$



Figure 39. Frequency Response



Figure 40. Total Output Referred Noise Density



#### **CIRCUIT LAYOUT CONSIDERATIONS**

Texas Instruments suggests the copper patterns on the evaluation boards listed below as a guide for high frequency layout. These boards are also useful as an aid in device testing and characterization. As is the case with all high-speed amplifiers, accepted-practice  $R_F$  design technique on the PCB layout is mandatory. Generally, a good high frequency layout exhibits a separation of power supply and ground traces from the inverting input and output pins. Parasitic capacitances between these nodes and ground will cause frequency response peaking and possible circuit oscillations (see Application Note OA-15 for more information). High quality chip capacitors with values in the range of 1000pF to  $0.1\mu F$  should be used for power supply bypassing. One terminal of each chip capacitor is connected to the ground plane and the other terminal is connected to a point that is as close as possible to each supply pin as allowed by the manufacturer's design rules. In addition, a tantalum capacitor with a value between  $4.7\mu F$  and  $10\mu F$  should be connected in parallel with the chip capacitor. Signal lines connecting the feedback and gain resistors should be as short as possible to minimize inductance and microstrip line effect. Input and output termination resistors should be placed as close as possible to the input/output pins. Traces greater than 1 inch in length should be impedance matched to the corresponding load termination.

Symmetry between the positive and negative paths in the layout of differential circuitry should be maintained so as to minimize the imbalance of amplitude and phase of the differential signal.

| Device    | Package | Evaluation Board P/N |
|-----------|---------|----------------------|
| LMH6622MA | SOIC-8  | CLC730036            |
| LMH6622MM | VSSOP-8 | CLC730123            |

Component value selection is another important parameter in working with high speed/high performance amplifiers. Choosing external resistors that are large in value compared to the value of other critical components will affect the closed loop behavior of the stage because of the interaction of these resistors with parasitic capacitances. These parasitic capacitors could either be inherent to the device or be a by-product of the board layout and component placement. Moreover, a large resistor will also add more thermal noise to the signal path. Either way, keeping the resistor values low will diminish this interaction. On the other hand, choosing very low value resistors could load down nodes and will contribute to higher overall power dissipation and worse distortion.

#### **DRIVING CAPACITIVE LOAD**

Capacitive Loads decrease the phase margin of all op amps. The output impedance of a feedback amplifier becomes inductive at high frequencies, creating a resonant circuit when the load is capacitive. This can lead to overshoot, ringing and oscillation. To eliminate oscillation or reduce ringing, an isolation resistor can be placed between the load and the output. In general, the bigger the isolation resistor, the more damped the pulse response becomes. For initial evaluation, a  $50\Omega$  isolation resistor is recommended.





# **REVISION HISTORY**

| Changes from Revision C (March 2013) to Revision D |                                                    |  |    |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 16 |  |  |





11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| LMH6622MA        | ACTIVE | SOIC         | D       | 8    | 95      | TBD                        | Call TI          | Call TI            | -40 to 85    | LMH66<br>22MA     | Samples |
| LMH6622MA/NOPB   | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMH66<br>22MA     | Samples |
| LMH6622MAX       | ACTIVE | SOIC         | D       | 8    | 2500    | TBD                        | Call TI          | Call TI            | -40 to 85    | LMH66<br>22MA     | Samples |
| LMH6622MAX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LMH66<br>22MA     | Samples |
| LMH6622MM        | ACTIVE | VSSOP        | DGK     | 8    | 1000    | TBD                        | Call TI          | Call TI            | -40 to 85    | A80A              | Samples |
| LMH6622MM/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | A80A              | Samples |
| LMH6622MMX       | ACTIVE | VSSOP        | DGK     | 8    | 3500    | TBD                        | Call TI          | Call TI            | -40 to 85    | A80A              | Samples |
| LMH6622MMX/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | A80A              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# **PACKAGE OPTION ADDENDUM**

11-Apr-2013

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 21-Mar-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH6622MAX      | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMH6622MAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMH6622MM       | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMH6622MM/NOPB  | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMH6622MMX      | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMH6622MMX/NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 21-Mar-2013



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH6622MAX      | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMH6622MAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMH6622MM       | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMH6622MM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMH6622MMX      | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMH6622MMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>