

# **Tiny 7A MOSFET Gate Driver**

Check for Samples: SM74101

## **FEATURES**

- Renewable Energy Grade
- Compound CMOS and Bipolar Outputs Reduce Output Current Variation
- 7A sink/3A Source Current
- Fast Propagation Times (25 ns Typical)
- Fast Rise and Fall Times (14 ns/12 ns Rise/Fall with 2 nF Load)
- Inverting and Non-Inverting Inputs Provide Either Configuration with a Single Device
- Supply Rail Under-Voltage Lockout Protection
- Dedicated Input Ground (IN\_REF) for Split Supply or Single Supply Operation
- Power Enhanced 6-Pin WSON Package (3.0mm x 3.0mm)
- Output Swings from V<sub>CC</sub> to V<sub>EE</sub> which can be Negative Relative to Input Ground

## **DESCRIPTION**

The SM74101 MOSFET gate driver provides high peak gate drive current in the tiny WSON-6 package (SOT23 equivalent footprint), with improved power dissipation required for high frequency operation. The compound output driver stage includes MOS and bipolar transistors operating in parallel that together sink more than 7A peak from capacitive loads. Combining the unique characteristics of MOS and bipolar devices reduces drive current variation with voltage and temperature. Under-voltage lockout protection is provided to prevent damage to the MOSFET due to insufficient gate turn-on voltage. The SM74101 provides both inverting and non-inverting inputs to satisfy requirements for inverting and non-inverting gate drive with a single device type.

## **BLOCK DIAGRAM**



Figure 1. Block Diagram of SM74101

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



## **Pin Configurations**



Figure 2. WSON-6 Package Number NGG0006A

## **PIN DESCRIPTIONS**

| Pin | Name           | Description                         | Application Information                                                                                                                                              |
|-----|----------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | IN             | Non-inverting input pin             | TTL compatible thresholds. Pull up to VCC when not used.                                                                                                             |
| 2   | VEE            | Power ground for driver outputs     | Connect to either power ground or a negative gate drive supply for positive or negative voltage swing.                                                               |
| 3   | VCC            | Positive Supply voltage input       | Locally decouple to VEE. The decoupling capacitor should be located close to the chip.                                                                               |
| 4   | OUT            | Gate drive output                   | Capable of sourcing 3A and sinking 7A. Voltage swing of this output is from VEE to VCC.                                                                              |
| 5   | IN_REF         | Ground reference for control inputs | Connect to power ground (VEE) for standard positive only output voltage swing. Connect to system logic ground when VEE is connected to a negative gate drive supply. |
| 6   | INB            | Inverting input pin                 | TTL compatible thresholds. Connect to IN_REF when not used.                                                                                                          |
|     | Exposed<br>Pad | Exposed Pad, underside of package   | Internally bonded to the die substrate. Connect to VEE ground pin for low thermal impedance.                                                                         |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)(2)

| V <sub>CC</sub> to V <sub>EE</sub> | -0.3V to 15V    |
|------------------------------------|-----------------|
| V <sub>CC</sub> to IN_REF          | -0.3V to 15V    |
| IN/INB to IN_REF                   | -0.3V to 15V    |
| IN_REF to V <sub>EE</sub>          | -0.3V to 5V     |
| Storage Temperature Range          | −55°C to +150°C |
| Maximum Junction Temperature       | +150°C          |
| Operating Junction Temperature     | −40°C+125°C     |
| ESD Rating                         | 2kV             |

- (1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For ensured specifications and test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.



## **Electrical Characteristics**

 $T_J = -40$ °C to +125°C,  $V_{CC} = 12$ V, INB = IN\_REF =  $V_{EE} = 0$ V, No Load on output, unless otherwise specified.

| Symbol              | Parameter                                                        | Conditions                                                     | Min | Тур  | Max | Units |
|---------------------|------------------------------------------------------------------|----------------------------------------------------------------|-----|------|-----|-------|
| SUPPLY              |                                                                  |                                                                |     |      |     |       |
| V <sub>CC</sub>     | V <sub>CC</sub> Operating Range                                  | V <sub>CC</sub> – IN_REF and V <sub>CC</sub> - V <sub>EE</sub> | 3.5 |      | 14  | V     |
| UVLO                | V <sub>CC</sub> Under-voltage Lockout (rising)                   | V <sub>CC</sub> – IN_REF                                       | 2.4 | 3.0  | 3.5 | V     |
| V <sub>CCH</sub>    | V <sub>CC</sub> Under-voltage Hysteresis                         |                                                                |     | 230  |     | mV    |
| I <sub>CC</sub>     | V <sub>CC</sub> Supply Current                                   |                                                                |     | 1.0  | 2.0 | mA    |
| CONTROL             | INPUTS                                                           |                                                                |     |      |     |       |
| V <sub>IH</sub>     | Logic High                                                       |                                                                | 2.3 |      |     | V     |
| V <sub>IL</sub>     | Logic Low                                                        |                                                                |     |      | 0.8 | V     |
| $V_{thH}$           | High Threshold                                                   |                                                                | 1.3 | 1.75 | 2.3 | V     |
| $V_{thL}$           | Low Threshold                                                    |                                                                | 0.8 | 1.35 | 2.0 | V     |
| HYS                 | Input Hysteresis                                                 |                                                                |     | 400  |     | mV    |
| I <sub>IL</sub>     | Input Current Low                                                | IN = INB = 0V                                                  | -1  | 0.1  | 1   | μΑ    |
| I <sub>IH</sub>     | Input Current High                                               | IN = INB = V <sub>CC</sub>                                     | -1  | 0.1  | 1   | μΑ    |
| OUTPUT D            | PRIVER                                                           |                                                                |     |      |     |       |
| R <sub>OH</sub>     | Output Resistance High                                           | I <sub>OUT</sub> = -10mA <sup>(1)</sup>                        |     | 30   | 50  | Ω     |
| R <sub>OL</sub>     | Output Resistance Low                                            | I <sub>OUT</sub> = 10mA <sup>(1)</sup>                         |     | 1.4  | 2.5 | Ω     |
| I <sub>SOURCE</sub> | Peak Source Current                                              | OUT = V <sub>CC</sub> /2, 200ns pulsed current                 |     | 3    |     | Α     |
| I <sub>SINK</sub>   | Peak Sink Current                                                | OUT = V <sub>CC</sub> /2, 200ns pulsed current                 |     | 7    |     | Α     |
| SWITCHIN            | G CHARACTERISTICS                                                |                                                                |     |      |     |       |
| td1                 | Propagation Delay Time Low to High, IN/ INB rising (IN to OUT)   | C <sub>LOAD</sub> = 2 nF, see Figure 3 and Figure 4            |     | 25   | 40  | ns    |
| td2                 | Propagation Delay Time High to Low, IN / INB falling (IN to OUT) | C <sub>LOAD</sub> = 2 nF, see Figure 3 and Figure 4            |     | 25   | 40  | ns    |
| tr                  | Rise time                                                        | C <sub>LOAD</sub> = 2 nF , see Figure 3 and Figure 4           |     | 14   |     | ns    |
| tf                  | Fall time                                                        | C <sub>LOAD</sub> = 2 nF , see Figure 3 and Figure 4           |     | 12   |     | ns    |
| LATCHUP             | PROTECTION                                                       | 1 -                                                            |     |      |     |       |
|                     | AEC -Q100, METHOD 004                                            | T <sub>J</sub> = 150°C                                         |     | 500  |     | mA    |
| THERMAL             | RESISTANCE                                                       |                                                                |     |      |     | •     |
| $\theta_{JA}$       | Junction to Ambient,<br>0 LFPM Air Flow                          | WSON-6 Package                                                 |     | 40   |     | °C/W  |
| $\theta_{JC}$       | Junction to Case                                                 | WSON-6 Package                                                 |     | 7.5  |     | °C/W  |

<sup>(1)</sup> The output resistance specification applies to the MOS device only. The total output current capability is the sum of the MOS and Bipolar devices.



# **Timing Waveforms**



Figure 3. Inverting



Figure 4. Non-Inverting



# **Typical Performance Characteristics**









Figure 6.





Ū



# Typical Performance Characteristics (continued) RDSON



Figure 11.

# UVLO Thresholds and Hysteresis vs Temperature



Figure 13.



Figure 12.



Figure 14.

Submit Documentation Feedback



# Simplified Application Block Diagram



Figure 15. Simplified Application Block Diagram

## **DETAILED OPERATING DESCRIPTION**

The SM74101 is a high speed , high peak current (7A) single channel MOSFET driver. The high peak output current of the SM74101 will switch power MOSFET's on and off with short rise and fall times, thereby reducing switching losses considerably. The SM74101 includes both inverting and non-inverting inputs that give the user flexibility to drive the MOSFET with either active low or active high logic signals. The driver output stage consists of a compound structure with MOS and bipolar transistor operating in parallel to optimize current capability over a wide output voltage and operating temperature range. The bipolar device provides high peak current at the critical Miller plateau region of the MOSFET  $V_{\rm GS}$ , while the MOS device provides rail-to-rail output swing. The totem pole output drives the MOSFET gate between the gate drive supply voltage  $V_{\rm CC}$  and the power ground potential at the  $V_{\rm EE}$  pin.

The control inputs of the driver are high impedance CMOS buffers with TTL compatible threshold voltages. The negative supply of the input buffer is connected to the input ground pin IN\_REF. An internal level shifting circuit connects the logic input buffers to the totem pole output drivers. The level shift circuit and separate input/output ground pins provide the option of single supply or split supply configurations. When driving the MOSFET gates from a single positive supply, the IN\_REF and  $V_{EE}$  pins are both connected to the power ground.

The isolated input and output stage grounds provide the capability to drive the MOSFET to a negative  $V_{GS}$  voltage for a more robust and reliable off state. In split supply configuration, the IN\_REF pin is connected to the ground of the controller which drives the SM74101 inputs. The  $V_{EE}$  pin is connected to a negative bias supply that can range from the IN\_REF potential to as low as 14 V below the Vcc gate drive supply. For reliable operation, the maximum voltage difference between  $V_{CC}$  and IN\_REF or between  $V_{CC}$  and  $V_{EE}$  is 14V.



The minimum recommended operating voltage between Vcc and IN\_REF is 3.5V. An Under Voltage Lock Out (UVLO) circuit is included in the SM74101 which senses the voltage difference between V<sub>CC</sub> and the input ground pin, IN\_REF. When the V<sub>CC</sub> to IN\_REF voltage difference falls below 2.8V the driver is disabled and the output pin is held in the low state. The UVLO hysteresis prevents chattering during brown-out conditions; the driver will resume normal operation when the V<sub>CC</sub> to IN\_REF differential voltage exceeds 3.0V.

## **Layout Considerations**

Attention must be given to board layout when using SM74101. Some important considerations include:

- 1. A Low ESR/ESL capacitor must be connected close to the IC and between the  $V_{CC}$  and  $V_{EE}$  pins to support high peak currents being drawn from V<sub>CC</sub> during turn-on of the MOSFET.
- 2. Proper grounding is crucial. The driver needs a very low impedance path for current return to ground avoiding inductive loops. Two paths for returning current to ground are a) between SM74101 IN REF pin and the ground of the circuit that controls the driver inputs and b) between SM74101 V<sub>EE</sub> pin and the source of the power MOSFET being driven. Both paths should be as short as possible to reduce inductance and be as wide as possible to reduce resistance. These ground paths should be distinctly separate to avoid coupling between the high current output paths and the logic signals that drive the SM74101. With rise and fall times in the range of 10 to 30nsec, care is required to minimize the lengths of current carrying conductors to reduce their inductance and EMI from the high di/dt transients generated when driving large capacitive loads.
- 3. If either channel is not being used, the respective input pin (IN or INB) should be connected to either V<sub>EE</sub> or V<sub>CC</sub> to avoid spurious output signals.

### Thermal Performance

#### INTRODUCTION

The primary goal of the thermal management is to maintain the integrated circuit (IC) junction temperature (Ti) below a specified limit to ensure reliable long term operation. The maximum T<sub>J</sub> of IC components should be estimated in worst case operating conditions. The junction temperature can be calculated based on the power dissipated on the IC and the junction to ambient thermal resistance  $\theta_{JA}$  for the IC package in the application board and environment. The  $\theta_{JA}$  is not a given constant for the package and depends on the PCB design and the operating environment.

#### DRIVE POWER REQUIREMENT CALCULATIONS IN SM74101

SM74101 is a single low side MOSFET driver capable of sourcing / sinking 3A / 7A peak currents for short intervals to drive a MOSFET without exceeding package power dissipation limits. High peak currents are required to switch the MOSFET gate very quickly for operation at high frequencies.



Figure 16.

Product Folder Links: SM74101

Submit Documentation Feedback

www.ti.com

The schematic above shows a conceptual diagram of the SM74101 output and MOSFET load. Q1 and Q2 are the switches within the gate driver. Rg is the gate resistance of the external MOSFET, and Cin is the equivalent gate capacitance of the MOSFET. The equivalent gate capacitance is a difficult parameter to measure as it is the combination of Cgs (gate to source capacitance) and Cgd (gate to drain capacitance). The Cgd is not a constant and varies with the drain voltage. The better way of quantifying gate capacitance is the gate charge Qg in coloumbs. Qg combines the charge required by Cgs and Cgd for a given gate drive voltage Vgate. The gate resistance Rg is usually very small and losses in it can be neglected. The total power dissipated in the MOSFET driver due to gate charge is approximated by:

$$P_{DRIVER} = V_{GATE} \times Q_G \times F_{SW}$$

Where

For example, consider the MOSFET MTD6N15 whose gate charge specified as 30 nC for V<sub>GATF</sub> = 12V.

Therefore, the power dissipation in the driver due to charging and discharging of MOSFET gate capacitances at switching frequency of 300 kHz and  $V_{GATE}$  of 12V is equal to

$$P_{DRIVER} = 12V \times 30 \text{ nC} \times 300 \text{ kHz} = 0.108W.$$
 (2)

In addition to the above gate charge power dissipation, - transient power is dissipated in the driver during output transitions. When either output of the SM74101 changes state, current will flow from  $V_{CC}$  to  $V_{EE}$  for a very brief interval of time through the output totem-pole N and P channel MOSFETs. The final component of power dissipation in the driver is the power associated with the quiescent bias current consumed by the driver input stage and Under-voltage lockout sections.

Characterization of the SM74101 provides accurate estimates of the transient and quiescent power dissipation components. At 300 kHz switching frequency and 30 nC load used in the example, the transient power will be 8 mW. The 1 mA nominal quiescent current and 12V V<sub>GATE</sub> supply produce a 12 mW typical quiescent power.

Therefore the total power dissipation

$$P_D = 0.118 + 0.008 + 0.012 = 0.138W.$$
 (3)

We know that the junction temperature is given by

$$T_{J} = P_{D} \times \theta_{JA} + T_{A} \tag{4}$$

Or the rise in temperature is given by

$$T_{RISE} = T_J - T_A = P_D \times \theta_{JA} \tag{5}$$

For WSON-6 package, the integrated circuit die is attached to leadframe die pad which is soldered directly to the printed circuit board. This substantially decreases the junction to ambient thermal resistance ( $\theta_{JA}$ ). By providing suitable means of heat dispersion from the IC to the ambient through exposed copper pad, which can readily dissipate heat to the surroundings,  $\theta_{JA}$  as low as 40°C / Watt is achievable with the package. The resulting Trise for the driver example above is thereby reduced to just 5.5 degrees.

Therefore T<sub>RISE</sub> is equal to

$$T_{RISE} = 0.138 \times 40 = 5.5^{\circ}C$$
 (6)



# **REVISION HISTORY**

| Changes from Original (April 2013) to Revision A |                                                    |  |   |  |
|--------------------------------------------------|----------------------------------------------------|--|---|--|
| •                                                | Changed layout of National Data Sheet to TI format |  | ć |  |

Submit Documentation Feedback

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>