

# LMH6882 DC to 2.4GHz, High Linearity, Dual, Programmable Differential Amplifier

Check for Samples: LMH6882

### **FEATURES**

Small Signal Bandwidth: 2400 MHz

OIP3 @ 100 MHz: 42 dBm
 HD3 @ 100 MHz: -100 dBc

Noise Figure: 9.7 dB

Voltage Gain: 26 dB to 6 dBVoltage Gain Step Size 0.25 dB

• Input Impedance 100Ω

Parallel and Serial Gain Control

Power Down Capability

### **APPLICATIONS**

- Microwave Backhaul Radio Receiver
- Zero IF Sampling
- In Phase/ Quadrature (I/Q) Sampling
- Medical Imaging
- RF/IF and Baseband Gain Blocks
- Differential Cable Driver

#### DESCRIPTION

The LMH6882 is a high-speed, high-performance programmable differential amplifier. With a bandwidth of 2.4 GHz and high linearity of 42 dBm OIP3, the LMH6882 is suitable for a wide variety of signal conditioning applications.

The LMH6882 programmable differential amplifier combines the best of both fully Differential amplifiers and variable gain amplifiers. It offers superior noise and distortion performance over the entire gain range without external resistors, enabling the use of just one device and one design for multiple applications requiring different gain settings.

The LMH6882 is an easy-to-use amplifier that can replace both fully differential, fixed gain amplifiers as well as variable gain amplifiers. The LMH6882 requires no external gain-setting components and supports gain settings from 6 dB to 26 dB with small, accurate 0.25-dB gain steps. As shown in the chart below the gain steps are very accurate over the entire gain range. With an input impedance of 100  $\Omega$  the LMH6882 is easy to drive from a variety of sources such as mixers or filters. The LMH6882 also supports 50  $\Omega$  single ended signal sources and supports both DC- and AC-coupled applications.

Parallel gain control allows the LMH6882 to be soldered down in a fixed gain so that no control circuit is required. If dynamic gain control is desired, the LMH6882 can be changed with SPI™ serial commands or with the parallel pins.

The LMH6882 is fabricated in TI's CBiCMOS8 proprietary complementary silicon germanium process and is available in a space saving, thermally enhanced 36-pin WQFN package. The same amplifier is offered in a single package as the LMH6881.

### **Performance Curves**



Figure 1. OIP3 over Voltage Gain Range



Figure 2. Channel A to Channel B Gain and Phase Matching

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI is a trademark of Motorola, Inc..

All other trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

**Absolute Maximum Ratings**(1)(2)

| - 100 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1           |                 |
|---------------------------------------------------|-----------------|
| ESD Tolerance (3)                                 |                 |
| Human Body Model                                  | 1 kV            |
| Charged Device Model                              | 250V            |
| Positive Supply Voltage (VCC)                     | -0.6V to 5.5V   |
| Differential Voltage between Any Two Grounds      | <200 mV         |
| Analog Input Voltage Range                        | -0.6V to 5.5V   |
| Digital Input Voltage Range                       | -0.6V to 5.5V   |
| Output Short Circuit Duration (one pin to ground) | Infinite        |
| Junction Temperature                              | +150°C          |
| Storage Temperature Range                         | −65°C to +150°C |
| Soldering Information                             |                 |
| Infrared or Convection (30 sec)                   | 260°C           |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics tables.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

# Operating Ratings (1)

| Supply Voltage (VCC)                         | 4.75V to 5.25V |
|----------------------------------------------|----------------|
| Differential Voltage Between Any Two Grounds | <10 mV         |
| Analog Input Voltage Range,<br>AC Coupled    | 0V to VCC      |
| Temperature Range (2)                        | −40°C to +85°C |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics tables
- (2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and the ambient temperature  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

### **Thermal Properties**

| Package Thermal Resistance (1) | (θ <sub>JA</sub> ) | $(\theta_{JC})$ |
|--------------------------------|--------------------|-----------------|
| 36-pin WQFN                    | 39°C/W             | 7.3°C/W         |

 Junction to ambient (θ<sub>JA</sub>) thermal resistance measured on JEDEC 4-layer board. Junction to case (θ<sub>JC</sub>) thermal resistance measured at exposed thermal pad; package is not mounted to any PCB.



# 5V Electrical Characteristics (1)(2)(3)

The following specifications apply for single supply with VCC = 5V, Maximum Gain (26dB),  $R_L = 200\Omega$ , Boldface limits apply at temperature extremes.

| Symbol           | Parameter                                 | Conditions                                                                                     | Min<br>(4) | <b>Typ</b> (5) | Max<br>(4) | Units     |
|------------------|-------------------------------------------|------------------------------------------------------------------------------------------------|------------|----------------|------------|-----------|
| Dynamic P        | Performance                               | 1                                                                                              |            |                |            | -         |
| 3dBBW            | -3dB Bandwidth                            | V <sub>OUT</sub> = 2 V <sub>PPD</sub>                                                          | 2.4        |                |            | GHz       |
| NF               | Noise Figure                              | Source Resistance (Rs) = 100 Ω                                                                 | 9.7        |                |            | dB        |
| OIP3             | Output Third Order Intercept Point (6)    | f = 100 MHz, P <sub>OUT</sub> = 4 dBm per tone, tone spacing = 1 MHz                           |            | 42             |            | dBm       |
|                  |                                           | f = 200 MHz, P <sub>OUT</sub> = 4 dBm per tone, tone spacing = 2 MHz                           |            | 40             |            |           |
| OIP2             | Output Second Order Intercept Point       | P <sub>OUT</sub> = 4 dBm per Tone, f1 =112.5 MHz, f2=187.5 MHz                                 |            | 76             |            | dBm       |
| IMD3             | Third Order Intermodulation Products      | f = 100 MHz, V <sub>OUT</sub> = 4 dBm per tone, tone spacing = 1 MHz                           |            | -76            |            | dBc       |
|                  |                                           | f = 200 MHz, P <sub>OUT</sub> = 4 dBm per tone, tone spacing = 2 MHz                           |            | -72            |            |           |
| P1dB             | 1dB Compression Point                     | Output power                                                                                   |            | 17             |            | dBm       |
| HD2              | Second Order Harmonic Distortion          | f = 200 MHz, V <sub>OUT</sub> =4dBm                                                            |            | -65            |            | dBc       |
| HD3              | Third Order Harmonic Distortion           | f = 200 MHz, P <sub>OUT</sub> =4dBm                                                            | -74        |                |            | dBc       |
| CMRR             | Common Mode Rejection Ratio (7)           | Pin = −15 dBm, f = 100 MHz                                                                     | -40        |                |            | dBc       |
| SR               | Slew Rate                                 |                                                                                                |            | 6000           |            | V/us      |
|                  | Output Voltage Noise                      | Maximum Gain f > 1 MHz                                                                         |            | 47             |            | nV/√Hz    |
|                  | Input Referred Voltage Noise              |                                                                                                | 2.3        |                | nV/√Hz     |           |
| Analog I/O       |                                           |                                                                                                |            |                |            |           |
| R <sub>IN</sub>  | Input Resistance                          | Differential, INPD to INMD                                                                     |            | 100            |            | Ω         |
| R <sub>IN</sub>  | Input Resistance                          | Single Ended, INPS or INMS, 50 $\Omega$ termination on unused input                            |            | 50             |            | Ω         |
| $V_{ICM}$        | Input Common Mode Voltage                 | Self Biased                                                                                    |            | 2.5            |            | V         |
|                  | Maximum Input Voltage Swing               | Volts peak to peak, differential                                                               |            | 2              |            | $V_{PPD}$ |
|                  | Maximum Differential Output Voltage Swing | Differential, f < 10 MHz                                                                       |            | 6              |            | $V_{PPD}$ |
| $R_{\text{OUT}}$ | Output Resistance                         | Differential, f = 100 MHz                                                                      |            | 0.4            |            | Ω         |
| Gain Parar       | neters                                    |                                                                                                |            |                |            |           |
|                  | Maximum Voltage Gain                      | Parallel Inputs (INPD and INMD), Rs = 100 $\Omega$                                             |            | 26             |            | - dB      |
|                  |                                           | Single ended input (INMS or INPS), 50 $\Omega$ Rs and 50 $\Omega$ termination on unused input. |            | 26.6           |            | иь        |
|                  | Minimum Gain                              | Gain Code = 80d or 50h                                                                         |            | 6              |            | dB        |
|                  | Gain Steps                                |                                                                                                |            | 80             |            |           |
|                  | Gain Step Size                            |                                                                                                |            | 0.25           |            | dB        |
|                  | Gain Step Error                           | Any two adjacent steps over entire range                                                       |            | ±0.125         |            | dB        |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. No specification of parametric performance is indicated in the electrical tables under conditions different than those tested

<sup>(2)</sup> Negative input current implies current flowing out of the device.

<sup>(3)</sup> Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.

<sup>(4)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods.

<sup>(5)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

<sup>(6)</sup> OIP3 is the third order intermodulation intercept point. In this datasheet OIP3 numbers are single power measurements where OIP3 = IMD3 / 2 + POUT (per tone). OIP2 is the second order intercept point where OIP2 = IMD2 + POUT (per tone). HD2 is the second order harmonic distortion and is a single tone measurement. HD3 is the third order harmonic distortion and is a single tone measurement. Power measurements are made at the amplifier output pins.

<sup>7)</sup> CMRR is defined as the differential response at the output in response to a common mode signal at the input.



# **5V Electrical Characteristics** (1)(2)(3) (continued)

The following specifications apply for single supply with VCC = 5V, Maximum Gain (26dB),  $R_L$  = 200 $\Omega$ , Boldface limits apply at temperature extremes.

| Symbol           | Parameter Conditions              |                                          | Min<br>(4) | <b>Typ</b> (5) | Max<br>(4) | Units   |
|------------------|-----------------------------------|------------------------------------------|------------|----------------|------------|---------|
|                  | Gain Step Phase Shift             | Any two adjacent steps over entire range |            | ±3             |            | Degrees |
|                  | Channel to Channel Gain Matching  | f = 100 MHz, over entire gain range      |            | 0.2            |            | dB      |
|                  | Channel to Channel Phase Matching | f= 100 MHz, over entire gain range       |            | 1.5            |            | Degrees |
|                  | Gain Step Switching Time          |                                          |            | 20             |            | ns      |
|                  | Enable/ Disable Time              | Settled to 90% level                     |            | 15             |            | ns      |
| Power Req        | uirements                         |                                          |            |                |            |         |
| ICC              | Supply Current                    |                                          |            | 200            | 270        | mA      |
| Р                | Power                             |                                          |            | 1              |            | W       |
| ICC              | Disabled Supply Current           |                                          |            | 25             |            | mA      |
| All Digital I    | nputs                             |                                          |            |                |            |         |
|                  | Logic Compatibility               | TTL, 2.5V CMOS, 3.3V CMOS, 5V CMOS       |            |                |            |         |
| VIL              | Logic Input Low Voltage           |                                          |            | 0.4            |            | V       |
| VIH              | Logic Input High Voltage          |                                          |            | 2.0-5.0        |            | V       |
| IIH              | Logic Input High Input Current    |                                          |            | -9             |            | μA      |
| IIL              | Logic Input Low Input Current     |                                          |            | -47            |            | μA      |
| Parallel Mo      | de Timing                         |                                          |            |                |            |         |
| t <sub>GS</sub>  | Setup Time                        |                                          |            | 3              |            | ns      |
| t <sub>GH</sub>  | Hold Time                         |                                          |            | 3              |            | ns      |
| Serial Mod       | е                                 |                                          |            |                |            |         |
| f <sub>CLK</sub> | SPI Clock Frequency               | 50% duty cycle, ATE tested @ 10MHz       | 10         | 50             |            | MHz     |



### **CONNECTION DIAGRAM**



Figure 3. 36-Pin WQFN Top View

### **PIN DESCRIPTIONS**

| Pin Number              | Symbol                        | Pin Category                    | Description                                                                                                                                                                                    |
|-------------------------|-------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog I/O              | -                             |                                 |                                                                                                                                                                                                |
| 11, 12, 16, 17          | INPD, INMD                    | Analog Input                    | Differential inputs 100 Ω                                                                                                                                                                      |
| 10, 13, 15, 18          | INPS, INMS                    | Analog Input                    | Single ended inputs 50 Ω                                                                                                                                                                       |
| 35, 34, 30, 29          | OUTP, OUTM                    | Analog Output                   | Differential outputs, low impedance                                                                                                                                                            |
| Power                   | •                             | •                               |                                                                                                                                                                                                |
| 5, 6, 22, 23            | GND                           | Ground                          | Ground pins. Connect to low-impedance ground plane. All pin voltages are specified with respect to the voltage on these pins. The exposed thermal pad is internally bonded to the ground pins. |
| 3, 4, 24, 25            | VCC                           | Power                           | Power supply pins. Valid power supply range is 4.75 V to 5.25 V.                                                                                                                               |
| Exposed Center Pad      |                               | Thermal/ Ground                 | Thermal management/ Ground                                                                                                                                                                     |
| Digital Inputs          |                               |                                 |                                                                                                                                                                                                |
| 27                      | SPI                           | Digital Input                   | 0 = Parallel Mode, 1 = Serial Mode                                                                                                                                                             |
| Parallel Mode Digital   | Pins, SPI = Logic Low         |                                 |                                                                                                                                                                                                |
| 14, 7, 8, 9, 21, 29, 19 | D0, D1, D2, D3, D4, D5, D6    | Digital Input                   | Attenuator control, D0 = 0.25 dB, D6 = 16 dB                                                                                                                                                   |
| 1                       | SD                            | Digital Input                   | Shutdown 0 = amp on, 1 = amp off                                                                                                                                                               |
| Serial Mode Digital P   | ins, SPI = Logic High (SPI co | mpatible)                       |                                                                                                                                                                                                |
| 14                      | SDO                           | Digital Output- Open<br>Emitter | Serial Data Output (Requires external bias.)                                                                                                                                                   |
| 7                       | SDI                           | Digital Input                   | Serial Data In                                                                                                                                                                                 |
| 9                       | CS                            | Digital Input                   | Chip Select (active low)                                                                                                                                                                       |
| 8                       | CLK                           | Digital Input                   | Clock                                                                                                                                                                                          |



## **Typical Performance Characteristics**

(Unless otherwise specified, the following conditions apply:  $T_A = 25$ °C, VCC = 5V,  $R_L = 200~\Omega$ , Maximum Gain, Differential Input.)<sup>(1)</sup>



Figure 4.



**OIP3 vs Frequency** 



Figure 8.



Figure 5.



Figure 7.



Figure 9.

LMH6881 devices have been used for some typical performance plots. (1)



(Unless otherwise specified, the following conditions apply:  $T_A = 25$ °C, VCC = 5V,  $R_L = 200 \Omega$ , Maximum Gain, Differential Input.)<sup>(1)</sup>



Figure 10.



igure 12.



Figure 14.



Figure 11.



Figure 13.



Figure 15.



-20

(Unless otherwise specified, the following conditions apply:  $T_A = 25$ °C, VCC = 5V,  $R_L = 200 \Omega$ , Maximum Gain, Differential Input.)<sup>(1)</sup>



-30 Voltage Gain
-40 -21 dB
-10 dB
-50 -60 -70 -80 -90 -100
-110 0 2 4 6 8 10 12 14 16 OUTPUT POWER (dBm)

**HD2 vs Output Power** 

Figure 16.



Figure 17.





(Unless otherwise specified, the following conditions apply:  $T_A = 25$ °C, VCC = 5V,  $R_L = 200 \Omega$ , Maximum Gain, Differential Input.)<sup>(1)</sup>



Figure 20.



Figure 22.





Figure 21.



Figure 23.



Figure 25.



-2

## **Typical Performance Characteristics (continued)**

0

0

(Unless otherwise specified, the following conditions apply:  $T_A = 25$ °C, VCC = 5V,  $R_L = 200 \Omega$ , Maximum Gain, Differential Input.)<sup>(1)</sup>



Figure 26.



Figure 28.





16dB Gain Control Timing Behavior

TIME (ns) Figure 27.

10 20 30 40 50 60 70 80 90 100

#### Common Mode Rejection (Sdc21) vs Frequency



Differential Output Impedance



Figure 31.



(Unless otherwise specified, the following conditions apply:  $T_A = 25$ °C, VCC = 5V,  $R_L = 200 \Omega$ , Maximum Gain, Differential input.)<sup>(1)</sup>





Figure 33.

Copyright © 2012-2013, Texas Instruments Incorporated



## Typical Performance Characteristics, Single-Ended Input

(Unless otherwise specified, the following conditions apply:  $T_A = 25$ °C, VCC = 5V,  $R_L = 200\Omega$ , Maximum Gain, Differential Input. ).



Figure 34.



Figure 36.



HD2 vs Frequency



Figure 35.





Figure 37.

## Input Impedance



Figure 39.



#### APPLICATION INFORMATION

#### INTRODUCTION

The LMH6882 has been designed to replace traditional, fixed-gain amplifiers, as well as variable-gain amplifiers, with an easy-to-use device which can be flexibly configured to many different gain settings while maintaining excellent performance over the entire gain range. Many systems can benefit from this programmable-gain, DC-capable, differential amplifier. Last minute design changes can be implemented immediately, and external resistors are not required to set the gain. Gain control is enabled with a parallel- or a serial-control interface and as a result, the amplifier can also serve as a digitally controlled variable-gain amplifier (DVGA) for automatic gain control applications. Figure 40 and Figure 41 show typical implementations of the amplifier.



Figure 40. LMH6882 Typical Application



Figure 41. LMH6882 Used as Twisted Pair Cable Driver

This application section will cover the use and function of the amplifier, common applications, detailed instructions on digital control and power supply, as well as thermal and board layout recommendations.

## **BASIC CIRCUIT DESCRIPTION**

The LMH6882 has three functional stages, a low-noise amplifier, followed by a digital attenuator, and a low-distortion, low-impedance output amplifier. The amplifier has four signal input pins to accommodate both differential signals and single-ended signals. The amplifier has an OCM pin used to set the output common-mode voltage. There is a gain of 2 on this pin so that 1.25 V applied on that pin will place the output common mode at 2.5 V.





Figure 42. Typical Implementation with a Differential Input Signal



Figure 43. Typical Implementation with a Single-Ended Input Signal

#### INPUT CHARACTERISTICS

The LMH6882 has internally terminated inputs. The INMD and INPD pins are intended to be the differential input pins and have an internal  $100-\Omega$  resistive termination. An example differential circuit is shown in Figure 42. When using the differential inputs, the single-ended inputs should be left disconnected.

The INMS and INPS pins are intended for use as single-ended inputs and have been designed to support single-ended termination of 50  $\Omega$  working as an active termination. For single-ended signals an external 50- $\Omega$  resistor is required as shown in Figure 43. When using the single-ended inputs, the differential inputs should be left disconnected.

All of the input pins are self biased to 2.5 V. When using the LMH6882 for DC-coupled applications, it is possible to externally bias the input pins to voltages from 1.5 V to 3.5 V. Performance is best at the 2.5-V level specified. Performance will degrade slightly as the common mode shifts away from 2.5 V.

The first stage of the LMH6882 is a low-noise amplifier that can accommodate a maximum input signal of 2  $V_{ppd}$  on the differential input pins and 1  $V_{pp}$  on either of the single-ended pins. Signals larger than this will cause severe distortion. Although the inputs are protected against ESD, sustained electrical overstress will damage the part. Signal power over 13 dBm should not be applied to the amplifier differential inputs continuously. On the single-ended pins the power limit is 10 dBm for each pin.



#### **OUTPUT CHARACTERISTICS**

The LMH6882 has a low-impedance output very similar to a traditional Op-amp output. This means that a wide range of loads can be driven with good performance. Matching load impedance for proper termination of filters is as easy as inserting the proper value of resistor between the filter and the amplifier (See Figure 40 for example.) This flexibility makes system design and gain calculations very easy. By using a differential output stage the LMH6882 can achieve large voltage swings on a single 5-V supply. This is illustrated in Figure 44. This figure shows how a voltage swing of 4  $V_{ppd}$  is realized while only swinging 2  $V_{pp}$  on each output. A 1- $V_p$  signal on one branch corresponds to 2  $V_{pp}$  on that branch and 4  $V_{ppd}$  when looking at both branches (positive and negative).



Figure 44. Differential Output Voltage

The LMH6882 has been designed for both AC-coupled and DC-coupled applications. To give more flexibility in DC-coupled applications, the common-mode voltage of the output pins is set by the OCM pin. The OCM pin needs to be driven from an external low-noise source. If the OCM pin is left floating, the output common-mode is undefined, and the amplifier will not operate properly.

There is a DC gain of 2 between the OCM pin and the output pins so that the OCM voltage should be between 1 V and 1.5 V. This will set the output common mode voltage between 2 V and 3 V. Output common-mode voltages outside the recommended range will exhibit poor voltage swing and distortion performance. The amplifier will give optimum performance when the output common mode is set to half of the supply voltage (2.5 V or 1.25 V at the OCM pin).

The ability of the LMH6882 to drive low-impedance loads while maintaining excellent OIP3 performance creates an opportunity to greatly increase power gain and drive low-impedance filters. This gives the system designer much needed flexibility in filter design. In many cases using a lower impedance filter will provide better component values for the filter. Another benefit of low-impedance filters is that they are less likely to be influenced by circuit board parasitic reactances such as pad capacitance or trace inductance. The output stage is a low-impedance voltage amplifier, so voltage gain is constant over different load conditions. Power gain will change based on load conditions. See Figure 45 for details on power gain with respect to different load conditions. The graph was prepared for the 26 dB voltage gain. Other gain settings will behave similarly.

All measurements in this data sheet, unless specified otherwise, refer to voltage or power at the device output pins. For instance, in an OIP3 measurement the power out will be equal to the output voltage at the device pins squared, divided by the total load voltage. In back-terminated applications, power to the load would be 3 dB less. Common back-terminated applications include driving a matched filter or driving a transmission line.



Figure 45. Power Gain as a Function of the Load

Printed circuit board (PCB) design is critical to high-frequency performance. In order to ensure output stability the load-matching resistors should be placed as close to the amplifier output pins as possible. This allows the matching resistors to mask the board parasitics from the amplifier output circuit. An example of this is shown in Figure 40. Also note that the low-pass filters in Figure 47 and Figure 48 use center-tapped capacitors. Having capacitors to ground provides a path for high-frequency, common-mode energy to dissipate. This is equally valuable for the ADC, so there are also capacitors to ground on the ADC side of the filter. The LMH6882EVAL evaluation board is available to serve a guide for system board layout. See also application note AN-2235 (SNOA869) for more details.

#### INTERFACING TO AN ADC

The LMH6882 is an excellent choice for driving high-speed ADCs such as the ADC12D1800RF, ADC12D1600RF or the ADS5400. The following sections will detail several elements of ADC system design, including noise filters, AC, and DC coupling options.

#### **ADC NOISE FILTER**

When connecting a broadband amplifier to an analog to digital converter it is nearly always necessary to filter the signal before sampling it with the ADC. Figure 46 shows a schematic of a second order Butterworth filter and Table 1 shows component values for some common IF frequencies. These filters, shown in Table 1, offer a good compromise between bandwidth, noise rejection and cost. This filter topology is the same as is used on the ADC14V155KDRB High IF Receiver reference design board. This filter topology is adequate for reducing aliasing of broadband noise and will also provide rejection of harmonic distortion and many of the images that are commonly created by mixers.



Figure 46. Sample Filter



| Center Frequency | 75 MHz | 150 MHz | 180 MHz | 250 MHz |
|------------------|--------|---------|---------|---------|
| Bandwidth        | 40 MHz | 60 MHz  | 75 MHz  | 100 MHz |
| R1, R2           | 90 Ω   | 90 Ω    | 90 Ω    | 90Ω     |
| L1, L2           | 390 nH | 370 nH  | 300 nH  | 225 nH  |
| C1, C2           | 10 pF  | 3 pF    | 2.7 pF  | 1.9 pF  |
| C3               | 22 pF  | 19 pF   | 15 pF   | 11 pF   |
| L5               | 220 nH | 62 nH   | 54 nH   | 36 nH   |
| R3, R4           | 100 Ω  | 100 Ω   | 100 Ω   | 100 Ω   |

<sup>(1)</sup> Resistor values are approximate, but have been reduced due to the internal 10  $\Omega$  of output resistance per pin.

#### **AC COUPLING TO AN ADC**

AC coupling is an effective method for interfacing to an ADC for many communications systems. In many applications this will be the best choice. The LMH6882 evaluation board is configured for AC coupling as shipped from the factory. Coupling with capacitors is usually the most cost-effective method. Transformers can provide both AC coupling and impedance transformation as well as single-ended-to-differential conversion. One of the key benefits of AC coupling is that each stage of the system can be biased to the ideal DC operating point. Many systems operate with lower overall power dissipation when DC bias currents are eliminated between stages.

#### DC COUPLING TO AN ADC

The LMH6882 supports DC-coupled signals. In order to successfully implement a DC-coupled signal chain the common-mode voltage requirements of every stage need to be met. This requires careful planning, and in some cases there will be signal-level, gain or termination compromises required to meet the requirements of every part. Shown in Figure 47 and Figure 48 is a method using resistors to change the 2.5-V common mode of the amplifier output to a common mode compatible for the input of a low-input voltage ADC such as the ADC12D1800RF. This DC level shift is achieved while maintaining an AC impedance match with the filter in Figure 47 while in Figure 48 there is a small mismatch between the amplifier termination resistors and the ADC input. Since there is no universal ADC input common mode, and some ADC's have impedance controlled input, each design will require a different resistor ratio. For high-speed data-conversion systems it is very important to keep the physical distance between the amplifier and the ADC electrically short. When connections between the amplifier and the ADC are electrically short, termination mismatches are not critical.



Figure 47. DC-Coupled ADC Driver Example 1, High Input Impedance ADC





Figure 48. DC-Coupled ADC Driver Example 2, ADC12D1800RF with Terminated Input

#### DIGITAL CONTROL OF THE GAIN AND POWER-DOWN PINS

The LMH6882 will support two modes of control for its gain: a parallel mode and a serial mode (SPI compatible). Parallel mode is fastest and requires the most board space for logic line routing. Serial mode is compatible with existing SPI-compatible systems. The device has gain settings covering a range of 20 dB with a step size of 0.25 dB for any gain between 6 dB and 26 dB of voltage gain. If fixed gain is desired the pins can be strapped to ground or VCC, as required. The device has a shutdown pin to enable power savings when the amplifier is not being used.

The LMH6882 was designed to interface with 2.5-V to 5-V CMOS logic circuits. If operation with 5-V logic is required care should be taken to avoid signal transients exceeding the amplifier supply voltage. Long, unterminated digital signal traces should be avoided. Signal voltages on the logic pins that exceed the device power-supply voltage may trigger ESD protection circuits and cause unreliable operation. Some digital input-output pins have different functions depending on the digital control mode. Table 2 shows the mapping of the digital pins. These functions for each pin will be described in the sections PARALLEL INTERFACE and SPI-COMPATIBLE SERIAL INTERFACE.

While the full gain range is available in parallel mode both channels must be set to the same gain. If independent channel control is desired, SPI mode must be used.



#### **Table 2. Pins with Dual Functions**

| PIN | SPI = 0 | SPI = 1            |
|-----|---------|--------------------|
| 7   | D1      | SDI                |
| 14  | D0      | SDO <sup>(1)</sup> |
| 8   | D2      | CLK                |
| 9   | D3      | CS (active low)    |

<sup>(1)</sup> Pin 14 requires external bias. See SPI-COMPATIBLE SERIAL INTERFACE for Details.

#### PARALLEL INTERFACE

Parallel mode offers the fastest gain update capability with the drawback of requiring the most board space dedicated to control lines. To place the LMH6882 into parallel mode the SPI pin (pin 27) is set to the logical zero state. Alternately, the SPI pin can be connected directly to ground. The SPI pin has a weak internal resistor to ground. If left unconnected, the amplifier will operate in parallel mode.

In parallel mode the gain can be changed in 0.25-dB steps with a 7-bit gain control bus. The attenuator control pins are internally biased to logic high state with weak pull-up resistors, with the exception of D0 (pin 14) which is biased low due to the shared SDO function. If the control bus is left unconnected, the amplifier gain will be set to 6 dB. Table 3 shows the gain of the amplifier when controlled in parallel mode.

The LMH6882 has a 7-bit gain control bus. Data from the gain control pins is immediately sent to the gain circuit (i.e., gain is changed immediately). To minimize gain change glitches all gain pins should change at the same time. Gain glitches could result from timing skew between the gain set bits. This is especially the case when a small gain change requires a change in state of three or more gain control pins. If necessary the PDA could be put into a disabled state while the gain pins are reconfigured and then brought active when they have settled.

Table 3. Gain Change Values for the Parallel-Gain Pins

| PIN                                                                   | Name | Gain Step Size (dB) |  |  |  |  |
|-----------------------------------------------------------------------|------|---------------------|--|--|--|--|
| 14                                                                    | D0   | 0.25                |  |  |  |  |
| 7                                                                     | D1   | 0.5                 |  |  |  |  |
| 8                                                                     | D2   | 1                   |  |  |  |  |
| 9                                                                     | D3   | 2                   |  |  |  |  |
| 21                                                                    | D4   | 4                   |  |  |  |  |
| 20                                                                    | D5   | 8                   |  |  |  |  |
| 19                                                                    | D6   | 16                  |  |  |  |  |
| Gain combinations that exceed 80 will result in minimum gain of 6 dB. |      |                     |  |  |  |  |



Table 4. Amplifier Gain for Selected Control Pin Combinations

| C  | Control pins logical level in parallel mode. (X = don't care) |    |    |    |    |    |                          | Gain = 26 - 0.25 * Decimal Value AND Gain ≥ 6dB |
|----|---------------------------------------------------------------|----|----|----|----|----|--------------------------|-------------------------------------------------|
| D6 | D5                                                            | D4 | D3 | D2 | D1 | D0 | Decimal/<br>Hex<br>Value | Amplifier Voltage Gain (dB)                     |
| 0  | 0                                                             | 0  | 0  | 0  | 0  | 0  | 0/0                      | 26                                              |
| 0  | 0                                                             | 0  | 0  | 0  | 0  | 1  | 1 / 1                    | 25.75                                           |
| 0  | 0                                                             | 0  | 0  | 0  | 1  | 0  | 2/2                      | 25.5                                            |
| 0  | 0                                                             | 0  | 0  | 0  | 1  | 1  | 3/3                      | 25.25                                           |
| 0  | 0                                                             | 0  | 0  | 1  | 0  | 0  | 4 / 4                    | 25                                              |
| 0  | 0                                                             | 0  | 0  | 1  | 0  | 1  | 5/5                      | 24.75                                           |
| 0  | 0                                                             | 0  | 0  | 1  | 1  | 0  | 6/5                      | 24.5                                            |
| 0  | 0                                                             | 0  | 0  | 1  | 1  | 1  | 7/7                      | 24.25                                           |
| 0  | 0                                                             | 0  | 1  | 0  | 0  | 0  | 8/8                      | 24                                              |
| 0  | 0                                                             | 1  | 0  | 0  | 0  | 0  | 16 / 10                  | 22                                              |
| 0  | 0                                                             | 1  | 1  | 0  | 0  | 0  | 24 / 18                  | 20                                              |
| 0  | 1                                                             | 0  | 0  | 0  | 0  | 0  | 32 / 20                  | 18                                              |
| 0  | 1                                                             | 0  | 1  | 0  | 0  | 0  | 40 / 28                  | 16                                              |
| 0  | 1                                                             | 1  | 0  | 0  | 0  | 0  | 48 / 30                  | 14                                              |
| 0  | 1                                                             | 1  | 1  | 0  | 0  | 0  | 56 / 38                  | 12                                              |
| 1  | 0                                                             | 0  | 0  | 0  | 0  | 0  | 64 / 40                  | 10                                              |
| 1  | 0                                                             | 0  | 1  | 0  | 0  | 0  | 72 / 48                  | 8                                               |
| 1  | 0                                                             | 1  | 0  | 0  | 0  | 0  | 80 / 50                  | 6                                               |
| 1  | 0                                                             | 1  | Х  | Х  | Х  | Х  | > 80 / 50                | 6                                               |
| 1  | 1                                                             | Х  | Х  | Х  | X  | Х  | > 80 / 50                | 6                                               |

For fixed-gain applications the attenuator control pins should be connected to the desired logic state instead of relying on the weak internal bias. Data from the gain-control pins directly drive the amplifier gain circuits. To minimize gain change glitches all gain pins should be driven with minimal skew. If gain-pin timing is uncertain, undesirable transients can be avoided by using the shutdown pin to disable the amplifier while the gain is changed. Gain glitches are most likely to occur when multiple bits change value for a small gain change, such as the gain change from 10 dB to 12 dB which requires changing all 4 gain control pins.

A shutdown pin (SD == 0, amplifier on, SD == 1, amplifier off) is provided to reduce power consumption by disabling the highest power portions of the amplifier. The digital control circuit is not shut down and will preserve the last active gain setting during the disabled state. See the Typical Performance Characteristics section for disable and enable timing information. The SD pin is functional in parallel mode only and disabled in serial mode.



Figure 49. Parallel Mode Connection



#### SPI-COMPATIBLE SERIAL INTERFACE

The serial interface allows a great deal of flexibility in gain programming and reduced board complexity. The LMH6882 serial interface is a generic 4-wire synchronous interface compatible with SPI type interfaces that are used on many microcontrollers and DSP controllers. Using only 4 wires, the SPI mode offers access to the 0.25-dB gain steps of the amplifier.

For systems where gain is changed only infrequently, or where only slower gain changes are required, serial mode is the best choice. To place the LMH6882 into serial mode the SPI pin (Pin 27) should be put into the logic high state. Alternatively the SPI pin can be connected directly to the 5-V supply bus. In this configuration the pins function as shown in Table 3. The SPI interface uses the following signals: clock input (CLK); serial data in (SDI); serial data out (SDO); and serial chip select (CS). The chip select pin is active low meaning the device is selected when the pin is low.

The SD pin is inactive in the serial mode. This pin can be left disconnected for serial mode. The SPI interface has the ability to shutdown the amplifier without using the SD pin.

The CLK pin is the serial clock pin. It is used to register the input data that is presented on the SDI pin on the rising edge and to source the output data on the SDO pin on the falling edge. The user may disable clock and hold it in the low state, as long as the clock pulse-width minimum specification is not violated when the clock is enabled or disabled. The clock pulse-width minimum is equal to one setup plus one hold time, or 6 ns.

The CS pin is the chip select pin. This pin is active low; the chip is selected in the logic low state. Each assertion starts a new register access - i.e., the SDATA field protocol is required. The user is required to de-assert this signal after the 16th clock. If the CS pin is de-asserted before the 16th clock, no address or data write will occur. The rising edge captures the address just shifted in and, in the case of a write operation, writes the addressed register. There is a minimum pulse-width requirement for the deasserted pulse - which is specified in the Electrical Characteristics section.

The SDI pin is the input pin for the serial data. It must observe setup / hold requirements with respect to the SCLK. Values can be found in the Electrical Characteristics table (refer to electrical table of the DS). Each write cycle is 16-bit long.

The SDO pin is the data output pin. This output is normally at a high-impedance state, and is driven only when CS is asserted. Upon CS assertion, contents of the register addressed during the first byte are shifted out with the second 8 SCLK falling edges. The SDO pin is a current output and requires external bias resistor to develop the correct logic voltage. See Figure 51 for details on sizing the external bias resistor. Resistor values of 180  $\Omega$  to 400  $\Omega$  are recommended. The SDO pin can source 10 mA in the logic high state. With a bias resistor of 250  $\Omega$  the logic 1 voltage would be 2.5 V. In the logic 0 state, the SDO output is off, and no current flows, so the bias resistor will pull the voltage to 0 V.

Each serial interface access cycle is exactly 16 bits long as shown in Figure 50. Each signal's function is described below, the read timing is shown in Figure 52.

The external bias resistor means that in the high impedance state the SDO pin impedance is equal to the external bias resistor value. If bussing multiple SPI devices make sure that the SDO pins of the other devices can drive the bias resistor.

The serial interface has 6 registers with address [0] to address [6]. Table 5 shows the content of each SPI register. Registers 0 and 1 are read only. Registers 2 through 6 are read/write and control the gain and power of the amplifier. Register contents and functions are detailed below.



### Table 5. SPI Registers by Address and Function

| Address | R/W | Name            | Default Value Hex (Dec) |
|---------|-----|-----------------|-------------------------|
| 0       | R   | Revision ID     | 1 (1)                   |
| 1       | R   | Product ID      | 21 (33)                 |
| 2       | R/W | Power Control   | 0 (0)                   |
| 3       | R/W | Attenuation A   | 50 (80)                 |
| 4       | R/W | Attenuation B   | 50 (80)                 |
| 5       | R/W | Channel Control | 3 (3)                   |

### Table 6. Serial Word Format for Register 2: Power Control

| 7                                                   | 6                 | 5                | 4      | 3    | 2    | 1   | 0   |  |  |
|-----------------------------------------------------|-------------------|------------------|--------|------|------|-----|-----|--|--|
| RES RES                                             |                   | CHA1             | CHB1   | CHA2 | CHB2 | RES | RES |  |  |
| CHA1 and CHA2 = 0 for ON, CHA1 and CHA2 = 1 for OFF |                   |                  |        |      |      |     |     |  |  |
| CHB1 and CHB2                                       | 2 = 0 for ON, CHB | 1 and CHB2 = 1 f | or OFF |      |      |     |     |  |  |

### Table 7. Serial Word Format for Registers 3, 4: Gain Control

| 7   | 6 5              |                                                            | 4 | 3 | 2 | 1 | 0 |  |  |
|-----|------------------|------------------------------------------------------------|---|---|---|---|---|--|--|
| RES | Gain = 26 — (reg | Gain = 26 — (register value * 0.25) valid range is 0 to 80 |   |   |   |   |   |  |  |

### Table 8. Serial Word Format for Register 5: Channel Control

| 7   | 6 5 4 |        | 4      | 3 | 2 | 1 | 1 |
|-----|-------|--------|--------|---|---|---|---|
| RES | SYNC  | Load A | Load B |   |   |   |   |

The Channel Control register controls how registers 3 and 4 work. When the SYNC bit is set to 1 both channel A and channel B are set to the gain indicated in register 3. When the SYNC bit is set to zero, register 3 controls channel A, and register 4 controls channel B. When the Load A bit is zero data written to register 3 does not transfer to channel A. When the Load A bit is set to 1 the gain of channel A is set equal to the value indicated in register 3. The Load B bit works the same for channel B and register 4.



Figure 50. Serial Interface Protocol (SPI compatible)





Figure 51. Internal Operation of the SDO Pin

| R/Wb     | Read / Write bit. A value of 1 indicates a read operation, while a value of 0 indicates a write operation.                                                                |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved | Not used. Must be set to 0.                                                                                                                                               |
| ADDR:    | Address of register to be read or written.                                                                                                                                |
| DATA     | In a write operation the value of this field will be written to the addressed register when the chip select pin is deasserted. In a read operation this field is ignored. |



Figure 52. Read Timing

### FIGURE OF MERIT: Dynamic Range Figure

The dynamic range figure (DRF) as illustrated in Figure 7, is defined as the input third order intercept point (IIP3) minus the noise figure (NF). The combination of noise figure and linearity gives a good proxy for the total dynamic range of an amplifier. In some ways this figure is similar to the SFDR of an analog to digital converter. In contrast to an ADC, however, an amplifier will not have a full-scale input to use as a reference point. With amplifiers, there is no one point where signal amplitude hits "full scale". Yet, there are real limitations to how large a signal the amplifier can handle. Normally, the distortion products produced by the amplifier will determine the upper limit to signal amplitude. The intermodulation intercept point is an imaginary point that gives a well-understood figure of merit for the maximum signal an amplifier can handle. For low-amplitude signals the noise figure gives a threshold of the lowest signal that the amplifier can reproduce. By combining the third-order input intercepts point and the noise figure the DRF gives a very good indication of the available dynamic range offered.

### **POWER SUPPLY CONSIDERATIONS**

The LMH6882 was designed to be operated on 5-V power supplies. The voltage range for VCC is 4.75 V to 5.25 V. Power supply accuracy of 5% or better is advised. When operated on a board with high-speed digital signals it is important to provide isolation between digital-signal noise and the analog input pins. The SP16160CH1RB reference board provides an example of good board layout.



Each power supply pin should be decoupled with a low inductance, surface-mount ceramic capacitor of approximately 10 nF as close to the device as possible. When vias are used to connect the bypass capacitors to a ground plane the vias should be configured for minimal parasitic inductance. One method of reducing via inductance is to use multiple vias. For broadband systems two capacitors per supply pin are advised.

To avoid undesirable signal transients the LMH6882 should not be powered on with large inputs signals present. Careful planning of system power-on sequencing is especially important to avoid damage to ADC inputs when an ADC is used in the application.

#### THERMAL MANAGEMENT

The LMH6882 is packaged in a thermally enhanced package. The exposed pad on the bottom of the package is the primary means of removing heat from the package. It is recommended, but not necessary, that the exposed pad be connected to the supply ground plane. In any case, the thermal dissipation of the device is largely dependent on the attachment of the exposed pad to the system printed circuit board (PCB). The exposed pad should be attached to as much copper on the PCB as possible, preferably external layers of copper. It is also very important to maintain good high-speed layout practices when designing a system board. Please refer to the LMH6882 evaluation board for suggested layout techniques. The LMH6882EVAL evaluation board was designed for both signal integrity and thermal dissipation. The LMH6882EVAL evaluation board uses higher performance dielectric (Rogers) on the top layer for high-frequency signal fidelity.

#### CONCLUSION

The LMH6882 is a fully differential amplifier optimized for signal path applications up to 1000 MHz. The LMH6882 has a  $100-\Omega$  input impedance and a low (less than  $0.5~\Omega$ ) impedance output. The gain is digitally controlled over a 20 dB range from 26 dB to 6 dB. The LMH6882 is designed to replace fixed-gain differential amplifiers with a single, flexible-gain device. It has been designed to provide good noise figure and OIP3 over the entire gain range. This design feature is highlighted by the Dynamic Range Figure of merit (DRF). Traditional variable gain amplifiers generally have the best OIP3 and NF performance at maximum gain only.

Product Folder Links: *LMH6882* 

Copyright © 2012-2013, Texas Instruments Incorporated



# Table 9. Compatible High-Speed Analog-to-Digital Converters

| Product Number    | Max Sampling Rate (MSPS) | Resolution | Channels |  |  |
|-------------------|--------------------------|------------|----------|--|--|
| ADC12D1800RF      | 1800                     | 12         | DUAL     |  |  |
| ADC12D1600RF      | 1600                     | 12         | DUAL     |  |  |
| ADC12D1000RF 1000 |                          | 12         | DUAL     |  |  |
| ADS5400           | 1000                     | 12         | SINGLE   |  |  |
| ADC12D1800        | 1800                     | 12         | DUAL     |  |  |
| ADC12D1600        | 1600                     | 12         | DUAL     |  |  |
| ADC12D1000        | 1000                     | 12         | DUAL     |  |  |
| ADC10D1000        | 1000                     | 10         | DUAL     |  |  |
| ADC10D1500        | 1500                     | 10         | DUAL     |  |  |
| ADC12C105         | 105                      | 12         | SINGLE   |  |  |
| ADC12C170         | 170                      | 12         | SINGLE   |  |  |
| ADC12V170         | 170                      | 12         | SINGLE   |  |  |
| ADC14C080         | 80                       | 14         | SINGLE   |  |  |
| ADC14C105         | 105                      | 14         | SINGLE   |  |  |
| ADC14DS105        | 105                      | 14         | DUAL     |  |  |
| ADC14155          | 155                      | 14         | SINGLE   |  |  |
| ADC14V155         | 155                      | 14         | SINGLE   |  |  |
| ADC16V130         | 130                      | 16         | SINGLE   |  |  |
| ADC16DV160        | 160                      | 16         | DUAL     |  |  |
| ADC08D500         | 500                      | 8          | DUAL     |  |  |
| ADC08500          | 500                      | 8          | SINGLE   |  |  |
| ADC08D1000        | 1000                     | 8          | DUAL     |  |  |
| ADC081000         | 1000                     | 8          | SINGLE   |  |  |
| ADC08D1500        | 1500                     | 8          | DUAL     |  |  |
| ADC081500         | 1500                     | 8          | SINGLE   |  |  |
| ADC08(B)3000      | 3000                     | 8          | SINGLE   |  |  |
| ADC08100          | 100                      | 8          | SINGLE   |  |  |
| ADCS9888          | 170                      | 8          | SINGLE   |  |  |
| ADC08(B)200       | 200                      | 8          | SINGLE   |  |  |
| ADC11C125         | 125                      | 11         | SINGLE   |  |  |
| ADC11C170         | 170                      | 11         | SINGLE   |  |  |



### **APPLICATION BOARD**



Figure 53. Evaluation Board Schematic



# **REVISION HISTORY**

| Cł | Changes from Revision B (March 2013) to Revision C |    |  |  |  |  |
|----|----------------------------------------------------|----|--|--|--|--|
| •  | Changed layout of National Data Sheet to TI format | 26 |  |  |  |  |



# PACKAGE OPTION ADDENDUM

11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| LMH6882SQ/NOPB   | ACTIVE | WQFN         | NJK                | 36   | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | LMH6882           | Samples |
| LMH6882SQE/NOPB  | ACTIVE | WQFN         | NJK                | 36   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | LMH6882           | Samples |
| LMH6882SQX/NOPB  | ACTIVE | WQFN         | NJK                | 36   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | LMH6882           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, Tl Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Mar-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH6882SQ/NOPB  | WQFN            | NJK                | 36 | 1000 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| LMH6882SQE/NOPB | WQFN            | NJK                | 36 | 250  | 178.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| LMH6882SQX/NOPB | WQFN            | NJK                | 36 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 26-Mar-2013



#### \*All dimensions are nominal

| 4 |                 |              |                 |      |      |             |            |             |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|   | LMH6882SQ/NOPB  | WQFN         | NJK             | 36   | 1000 | 367.0       | 367.0      | 38.0        |
|   | LMH6882SQE/NOPB | WQFN         | NJK             | 36   | 250  | 213.0       | 191.0      | 55.0        |
|   | LMH6882SQX/NOPB | WQFN         | NJK             | 36   | 2500 | 367.0       | 367.0      | 38.0        |



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>