

# LP5524 Parallel LED Driver with PWM Brightness Control in DSBGA Package

#### Check for Samples: LP5524

## **FEATURES**

- High Side LED Driver
- Drives 4 LEDs with Up to 25mA per LED
- Ultra-Small Solution Size:
  - No External Components
  - DSBGA-9 Package with 0.4 mm pitch:
  - 1.215mm x 1.215mm x 0.6mm (LxWxH)
- 0.4% Typical Current Matching
- PWM Brightness Control
- Over-Current Protection
- Wide Input Voltage Range: 2.7V to 5.5V

# **APPLICATIONS**

- Sub display Backlight
- Keypad LED Backlight
- Indicator LED

## **Typical Application**

# DESCRIPTION

The LP5524 is a highly integrated dual-zone LED driver that can drive up to four LEDs in parallel with a total output current of 100mA. Regulated high side internal current sources deliver excellent current and brightness matching in all LEDs.

LED driver current sources are split into two independently controlled banks for driving secondary displays, keypad and indicator LEDs. Brightness control is achieved by applying PWM signals to each enable pin. Default LED current is factoryprogrammable and an optional external resistor can be used to set LED current to user programmable values.

LP5524 is available in a tiny, 9-bump, thin DSBGA package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. SNVS500A-JULY 2007-REVISED MAY 2013



## **Connection Diagram**

## **Connection Diagrams and Package Mark Information**

DSBGA-9 package, 1.215 x 1.215 x 0.60 mm body size, 0.4 mm pitch



Figure 1. Top View



Figure 2. Bottom View

#### PIN DESCRIPTIONS<sup>(1)</sup>

| Pin | Name | Туре | Description                        |
|-----|------|------|------------------------------------|
| A1  | ISET | AI   | Current set input                  |
| A2  | ENB  | DI   | Enable for bank B                  |
| A3  | ENA  | DI   | Enable for bank A                  |
| B1  | D1B  | AO   | Current source output, bank B LED1 |
| B2  | VIN  | Р    | Power supply pin                   |
| B3  | D1A  | AO   | Current source output, bank A LED1 |
| C1  | D2B  | AO   | Current source output, bank B LED2 |
| C2  | GND  | G    | Ground                             |
| C3  | D2A  | AO   | Current source output, bank A LED2 |

(1) A: Analog Pin D: Digital Pin G: Ground Pin P: Power Pin I: Input Pin O: Output Pin



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

SNVS500A – JULY 2007 – REVISED MAY 2013

## Absolute Maximum Ratings<sup>(1)(2)(3)</sup>

| •                                                    |                    |
|------------------------------------------------------|--------------------|
| V (VIN, DX, ISET)                                    | -0.3V to +6.0V     |
| Voltage on logic pins (ENA, ENB)                     | -0.3V to +6.0V     |
| Continuous Power Dissipation <sup>(4)</sup>          | Internally Limited |
| Junction Temperature (T <sub>J-MAX</sub> )           | 125°C              |
| Storage Temperature Range                            | -65°C to +150°C    |
| Maximum Lead Temperature (Reflow soldering, 3 times) | See <sup>(5)</sup> |
| ESD Rating <sup>(6)</sup>                            |                    |
| Human Body Model                                     | 2 kV               |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test conditions, see the Electrical Characteristics tables.

- (2) All voltages are with respect to the potential at the GND pin.
- (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (4) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub>=160°C (typ.) and disengages at T<sub>J</sub>=140°C (typ.).
- (5) For detailed soldering specifications and information, please refer to Application Note AN-1112: DSBGA Wafer Level Chip Scale Package. (SNVA009)
- (6) The Human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. MIL-STD-883 3015.7

## Operating Ratings<sup>(1)(2)</sup>

| Voltage on power pin (VIN)                                 | 2.7V to 5.5V    |
|------------------------------------------------------------|-----------------|
| Junction Temperature (T <sub>J</sub> ) Range               | -40°C to +125°C |
| Ambient Temperature (T <sub>A</sub> ) Range <sup>(3)</sup> | -40°C to +85°C  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All voltages are with respect to the potential at the GND pin.

(3) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> - (θ<sub>JA</sub> × P<sub>D-MAX</sub>).

## **Thermal Properties**

| Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> ), | 80 - 125°C/W |
|------------------------------------------------------------|--------------|
| YFQ0009AAA Package <sup>(1)</sup>                          |              |

(1) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design.



## Electrical Characteristics<sup>(1)(2)</sup>

Limits in standard typeface are for  $T_J = 25^{\circ}$ C. Limits in **boldface** type apply over the operating ambient temperature range (-40°C <  $T_A$  < +85°C). Unless otherwise noted, specifications apply to the LP5524 Block Diagram with:  $V_{IN} = 3.6$ V,  $R_{ISET} = 32.4$  $k\Omega, C_{IN} = 100 \text{ nF}.$ 

| Symbol                           | Parameter                                                                  | Condition                                                                                         | Min | Тур   | Max  | Units |
|----------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-------|------|-------|
| I <sub>VIN</sub>                 | Shutdown Supply<br>Current                                                 | ENA = ENB = 0V                                                                                    |     | 0.2   | 1    | μA    |
|                                  | Active Mode<br>Supply Current                                              | ENA = ENB = H,<br>ISET = open                                                                     |     | 170   | 210  | μΑ    |
| I <sub>DX</sub>                  | Recommended<br>LED Current                                                 |                                                                                                   | 3   |       | 25   | mA    |
| I <sub>OUT</sub>                 | LED Output<br>Current Accuracy                                             | $    I_{DX} = 5mA, V_{DX} =     V_{IN} - 0.2V     ISET = open                                   $ |     | 0.5   | 5    | %     |
|                                  | LED Output<br>Current Accuracy                                             | $\begin{array}{l} I_{DX} = 15.9 \text{mA}, \ V_{DX} \\ = V_{IN} - 0.2 \text{V} \end{array}$       |     | 0.5   | 4    | %     |
| I <sub>MATCH</sub>               | LED Current<br>Matching <sup>(3)</sup>                                     | I <sub>DX</sub> = 15.9mA                                                                          |     | 0.4   | 2.5  | %     |
| $\Delta I_{DX} \% \Delta V_{IN}$ | Line Regulation                                                            |                                                                                                   |     | 1     |      | %/V   |
| $\Delta I_{DX}\%/\Delta V_{DX}$  | Load Regulation                                                            | $V_{DX} < V_{IN} - 0.2V$                                                                          |     | 0.4   |      | %/V   |
| V <sub>HR</sub>                  | Minimum                                                                    | I <sub>DX</sub> set to 5 mA                                                                       |     | 10    |      | mV    |
|                                  | Headroom<br>Voltage<br>(V <sub>IN</sub> - V <sub>DX</sub> ) <sup>(4)</sup> | I <sub>DX</sub> set to 15 mA                                                                      |     | 30    | 75   | mV    |
| I <sub>MIRROR</sub>              | External R <sub>ISET</sub> to<br>LED<br>Current Mirroring<br>Ratio         |                                                                                                   |     | 1:416 |      |       |
| V <sub>ISET</sub>                | ISET Reference<br>Voltage                                                  |                                                                                                   |     | 1.237 |      | V     |
| I <sub>ISET</sub>                | ISET Pin Current<br>Range                                                  |                                                                                                   | 2.5 |       | 62.5 | μA    |
| t <sub>PWM MIN</sub>             | Recommended<br>Minimum<br>On Time For<br>PWM Signal                        |                                                                                                   |     | 33    |      | μs    |
| V <sub>IL</sub>                  | Logic Input Low<br>Level                                                   |                                                                                                   |     |       | 0.4  | V     |
| V <sub>IH</sub>                  | Logic Input High<br>Level                                                  |                                                                                                   | 1.2 |       |      | V     |
| I <sub>IN</sub>                  | CTRL Input<br>Current                                                      | ENA / ENB = 1.2V                                                                                  |     | 1.2   | 1.9  | μA    |
| t <sub>SD</sub>                  | Shutdown Delay<br>Time                                                     | Delay from ENA<br>and ENB = low to<br>$I_{DX} = 0.1 \times I_{DX}$<br>nom                         |     | 20    | 25   | μs    |

All voltages are with respect to the potential at the GND pin. (1)

(2) (3) (4)

Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm. Matching is the maximum difference from the average. The current source is connected internally between  $V_{IN}$  an  $V_{DX}$ . The voltage across the current source,  $(V_{IN} - V_{DX})$ , is referred to a Headroom Voltage ( $V_{HR}$ ). Minimum Headroom Voltage is defined as the  $V_{HR}$  voltage when the LED current has dropped 20% from the value measured at  $V_{DX} = V_{IN} - 1V$ .



SNVS500A-JULY 2007-REVISED MAY 2013

#### www.ti.com

# LP5524 Block Diagram



TEXAS INSTRUMENTS

www.ti.com

SNVS500A -JULY 2007-REVISED MAY 2013



6



## **APPLICATION INFORMATION**

#### ENABLE MODE

The LP5524 has four constant current LED outputs which are split into two independently controlled banks. Each bank has its own enable input. ENA is used to control bank A and ENB is used to control bank B. Both enables are active high and have internal pull-down resistors. When both enables are low part is in low power standby mode. Driving either enable high will activate the part and corresponding LED outputs.

#### **ISET PIN**

An external resistor ( $R_{ISET}$ ) connected to ISET pin sets the output current of all the LEDs. The internal current mirror sets the LEDs output current with a 416:1 ratio to the current through  $R_{ISET}$ . The following equation approximates the LED current:

$$I_{DX} = 515 / R_{ISET}$$
 (Amps)

(1)

The use of  $R_{ISET}$  is optional. If  $R_{ISET}$  is not used ISET pin can be left floating or connected to  $V_{IN}$ . In these cases LED current is set to default current.

## **PWM BRIGHTNESS CONTROL**

The brightness of LEDs can be linearly varied from zero up to the maximum programmed current level by applying a Pulse–Width–Modulated signal to the ENx pin of the LP5524. The following procedures illustrate how to program the LED drive current and adjust the output current level using a PWM signal.

- 1. Determine the maximum desired LED current. Use the I<sub>DX</sub> equation to calculate R<sub>ISET</sub>.
- 2. Brightness control can be implemented by pulsing a signal at the ENx pin. LED brightness is proportional to the duty cycle (D) of the PWM signal.

For linear brightness control over the full duty cycle adjustment range, the LP5524 uses a special turn-off time delay to compensate the turn-on time of the device.

If the PWM frequency is much less than 100Hz, flicker may be seen in the LEDs. For the LP5524, zero duty cycle will turn off the LEDs and a 50% duty cycle will result in an average  $I_{DX}$  being half of the programmed LED current. For example, if  $R_{ISET}$  is set to program LED current to 15 mA, a 50% duty cycle will result in an average  $I_{DX}$  of 7.5mA.

## LED HEADROOM VOLTAGE

A single current source is connected internally between VIN and DX outputs (D1A, D2A, D1B and D2B). The voltage across the current source,  $(V_{IN} - V_{DX})$ , is referred to as headroom voltage ( $V_{HR}$ ). The current source requires a sufficient amount of headroom voltage to be present across it in order to regulate properly.

Figure 6 shows how output current of the LP5524 varies with respect to headroom voltage. On the flat part of the graph, the current is regulated properly as there is sufficient headroom voltage for regulation. On the sloping part of the graph the headroom voltage is too small, the current source is squeezed, and the current drive capability is limited. Thus, operating the LP5524 with insufficient headroom voltage across the current source should be avoided.

## LED OUTPUTS

If more than 25 mA of output current is required LED outputs can be connected parallel. Connecting LED outputs of different group parallel generates a simply two stage brightness control. With I<sub>DX</sub> set to 25 mA, enabling one group sets the LED current to 25 mA. Enabling second bank increases the LED current to 50 mA. Unused LED outputs can be left floating or tied to VIN.

#### **Recommended External Components**

## INPUT CAPACITOR, C<sub>IN</sub>

Although not required for normal operation, a capacitor can be added to  $V_{IN}$  to reduce line noise. A surfacemount multi-layer ceramic capacitor (MLCC) is recommended. MLCCs with a X7R or X5R temperature characteristic are preferred.



## CURRENT SET RESISTOR, RISET

If other than 5 mA current is required,  $R_{ISET}$  resistor can be used to adjust the current. For 15.9 mA current 32.4 k $\Omega$  resistor is required. Accuracy of the resistor directly effects to the accuracy of the LED current. 1% or better is recommended.

#### LED

Forward voltage of LED must be less than minimum input voltage minus minimum headroom voltage ( $V_{HR}$ ). For example with 2.7V input voltage and 20 mA LED current the maximum LED forward voltage is 2.7V - 100 mV = 2.6V.

| Symbol            | Symbol Explanation                           | Value        | Unit | Туре                |
|-------------------|----------------------------------------------|--------------|------|---------------------|
| C <sub>IN</sub>   | VDD Bypass Capacitor                         | 100          | nF   | Ceramic, X7R or X5R |
| R <sub>ISET</sub> | Current Set Resistor for 15.9 mA LED Current | 32.4         | kΩ   | 1%                  |
| LEDs              |                                              | User defined |      |                     |

#### Table 1. List of Recommended External Components

#### Table 2. Recommended E96 Series (1% Tolerance) Current Set Resistors

| R <sub>ISET</sub> (kΩ) | I <sub>DX</sub> (mA) | R <sub>ISET</sub> (kΩ) | I <sub>DX</sub> (mA) |
|------------------------|----------------------|------------------------|----------------------|
| 169                    | 3.0                  | 34.0                   | 15.1                 |
| 127                    | 4.1                  | 32.4                   | 15.9                 |
| 102                    | 5.0                  | 30.1                   | 17.1                 |
| 84.5                   | 6.1                  | 28.7                   | 17.9                 |
| 73.2                   | 7.0                  | 26.7                   | 19.3                 |
| 64.9                   | 7.9                  | 25.5                   | 20.2                 |
| 56.2                   | 9.2                  | 24.3                   | 21.2                 |
| 51.1                   | 10.1                 | 23.2                   | 22.2                 |
| 46.4                   | 11.1                 | 22.1                   | 23.3                 |
| 42.2                   | 12.2                 | 21.5                   | 24.0                 |
| 39.2                   | 13.1                 | 20.5                   | 25.1                 |
| 36.5                   | 14.1                 |                        |                      |

 $I_{DX} = 515 / R_{ISET}$  (Amps)



SNVS500A-JULY 2007-REVISED MAY 2013

| Cł | nanges from Original (April 2013) to Revision A P  | age |
|----|----------------------------------------------------|-----|
| •  | Changed layout of National Data Sheet to TI format | 8   |



2-May-2013

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| LP5524TM-5/NOPB  | ACTIVE | DSBGA        | YFQ     | 9    | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | V2                | Samples |
| LP5524TMX-5/NOPB | ACTIVE | DSBGA        | YFQ     | 9    | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | V2                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP5524TM-5/NOPB             | DSBGA           | YFQ                | 9    | 250  | 178.0                    | 8.4                      | 1.35       | 1.35       | 0.76       | 4.0        | 8.0       | Q1               |
| LP5524TMX-5/NOPB            | DSBGA           | YFQ                | 9    | 3000 | 178.0                    | 8.4                      | 1.35       | 1.35       | 0.76       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

8-May-2013



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP5524TM-5/NOPB  | DSBGA        | YFQ             | 9    | 250  | 210.0       | 185.0      | 35.0        |
| LP5524TMX-5/NOPB | DSBGA        | YFQ             | 9    | 3000 | 210.0       | 185.0      | 35.0        |

# YFQ0009



B. This drawing is subject to change without notice.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                         | Applications                  |                                   |
|------------------------------|-------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio        | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com        | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com    | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com             | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com              | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks       | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com        | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com            | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com            | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com  | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com         |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap         | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconr | nectivity                     |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated