

# LM26480 Externally Programmable Dual High-Current Step-Down DC/DC and Dual Linear Regulators

Check for Samples: LM26480

#### **FEATURES**

- **Compatible with Advanced Applications Processors and FPGAs**
- 2 LDOs for Powering Internal Processor Functions and I/Os
- **Precision Internal Reference**
- **Thermal Overload Protection**
- **Current Overload Protection**
- 24-lead 4 × 4 × 0.8mm WQFN Package
- **External Power-On-Reset Function for Buck1** and Buck2
- **Undervoltage Lock-Out Detector to Monitor** Input Supply Voltage
- Note: LM26480Q is an Automotive-Grade Product that is AECQ-100 Grade 1 Qualified.

#### **APPLICATIONS**

- **Core Digital Power**
- **Applications Processors**
- Peripheral I/O Power

# DESCRIPTION

LM26480 The is multi-functional Power а Management Unit, optimized for low-power digital applications. This device integrates two highly efficient 1.5A step-down DC/DC converters and two 300 mA linear regulators. The LM26480 is offered in a tiny 4 x 4 x 0.8mm WQFN-24 pin package.

# **KEY SPECIFICATIONS**

- Step-Down DC/DC Converter (Buck)
  - 1.5A output current
  - V<sub>OUT</sub> from:
  - Buck1: 0.8V-2.0V @ 1.5A Buck2: 1.0V-3.3V @ 1.5A
  - Up to 96% efficiency
  - ±3% FB voltage accuracy
  - 2 MHz PWM switching frequency
  - PWM PFM automatic mode change under low loads
  - Automatic soft start
- Linear Regulators (LDO)
  - V<sub>OUT</sub> of 1.0V–3.5V
  - ±3% FB voltage accuracy
  - 300 mA output current
  - 25 mV (typ) dropout

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# **Typical Application Circuit**







Figure 1. Application Circuit



# **Connection Diagram**



Figure 2. 24-Lead WQFN Package (top view)

# **Table 1. Default Options**

| Order Suffix | Spec | Oscillator<br>Frequency | Buck Modes | nPOR Delay | UVLO     | Sync     | AECQ    |
|--------------|------|-------------------------|------------|------------|----------|----------|---------|
| SQ-AA        | NOPB | 2.0 MHz                 | Auto-Mode  | 60 mS      | Enabled  | Disabled | No      |
| QSQ-AA       | NOPB | 2.0 MHz                 | Auto-Mode  | 60 mS      | Enabled  | Disabled | Grade 1 |
| QSQ-CF       | NOPB | 2.1 MHz                 | Forced PWM | 60 mS      | Disabled | Disabled | Grade 1 |
| SQ-BF        | NOPB | 2.0 MHz                 | Forced PWM | 60 mS      | Enabled  | Enabled  | No      |
| QSQ-8D       | NOPB | 2.1 MHz                 | Forced PWM | 130 μS     | Enabled  | Disabled | Grade 1 |

# Table 2. PIN DESCRIPTIONS<sup>(1)</sup>

| WQFN Pin<br>No. | Name     | I/O | Туре  | Description                                                                                                                                                                                                                                                                                                                          |
|-----------------|----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | VINLDO12 | I   | PWR   | Analog Power for Internal Functions (VREF, BIAS, I <sup>2</sup> C, Logic)                                                                                                                                                                                                                                                            |
| 2               | SYNC     | I   | G/(D) | Frequency Synchronization pin which allows the user to connect an external clock signal to synchronize the PMIC internal oscillator. Default OFF and must be grounded when not used. Part number LM26480SQ-BF has this feature enabled. Please contact Texas Instruments Sales Office/Distributors for availability of LM26480SQ-BF. |
| 3               | NPOR     | 0   | D     | nPOR Power on reset pin for both Buck1 and Buck 2. Open drain logic output 100K pullup resistor. nPOR is pulled to ground when the voltages on these supplies are not good. See Flexible Power-On Reset (i.e., Power Good with Delay) section for more info.                                                                         |
| 4               | GND_SW1  | G   | G     | Buck1 NMOS Power Ground                                                                                                                                                                                                                                                                                                              |
| 5               | SW1      | 0   | PWR   | Buck1 switcher output pin                                                                                                                                                                                                                                                                                                            |
| 6               | VIN1     | 1   | PWR   | Power in from either DC source or Battery to Buck1                                                                                                                                                                                                                                                                                   |
| 7               | ENSW1    | 1   | D     | Enable Pin for Buck1 switcher, a logic HIGH enables Buck1. Pin cannot be left floating.                                                                                                                                                                                                                                              |
| 8               | FB1      | 1   | Α     | Buck1 input feedback terminal                                                                                                                                                                                                                                                                                                        |
| 9               | GND_C    | G   | G     | Non-switching core ground pin                                                                                                                                                                                                                                                                                                        |
| 10              | AVDD     | I   | PWR   | Analog Power for Buck converters                                                                                                                                                                                                                                                                                                     |
| 11              | FB2      | [   | Α     | Buck2 input feedback terminal                                                                                                                                                                                                                                                                                                        |
| 12              | ENSW2    | I   | D     | Enable Pin for Buck2 switcher, a logic HIGH enables Buck2. Pin cannot be left floating.                                                                                                                                                                                                                                              |
| 13              | VIN2     | 1   | PWR   | Power in from either DC source or Battery to Buck2                                                                                                                                                                                                                                                                                   |

(1) **A:** Analog Pin **D:** Digital Pin **G:** Ground Pin **PWR:** Power Pin **I:** Input Pin **I/O:** Input/Output Pin **O:** Output Pin



# Table 2. PIN DESCRIPTIONS(1) (continued)

| WQFN Pin<br>No. | Name    | I/O | Туре | Description                                                                                                  |
|-----------------|---------|-----|------|--------------------------------------------------------------------------------------------------------------|
| 14              | SW2     | 0   | PWR  | Buck2 switcher output pin                                                                                    |
| 15              | GND_SW2 | G   | G    | Buck2 NMOS                                                                                                   |
| 16              | ENLDO2  | ı   | D    | LDO2 enable pin, a logic HIGH enables LDO2. Pin cannot be left floating.                                     |
| 17              | ENLDO1  | ı   | D    | LDO1 enable pin, a logic HIGH enables LDO1. Pin cannot be left floating.                                     |
| 18              | GND_L   | G   | G    | LDO ground                                                                                                   |
| 19              | VINLDO1 | ı   | PWR  | Power in from either DC source or battery to LDO1                                                            |
| 20              | LDO1    | 0   | PWR  | LDO1 Output                                                                                                  |
| 21              | FBL1    | ļ   | Α    | LDO1 Feedback Terminal                                                                                       |
| 22              | FBL2    | ı   | Α    | LDO2 Feedback Terminal                                                                                       |
| 23              | LDO2    | 0   | PWR  | LDO Output                                                                                                   |
| 24              | VINLDO2 | I   | PWR  | Power in from either DC source or battery to LDO2.                                                           |
| DAP             | DAP     | GND | GND  | Connection isn't necessary for electrical performance, but it is recommended for better thermal dissipation. |

|                   | Power Block Operation <sup>(1)</sup> |            | Note                         |
|-------------------|--------------------------------------|------------|------------------------------|
| Power Block Input | Enabled                              | Disabled   |                              |
| VINLDO12          | VIN+                                 | VIN+       | Always Powered               |
| AVDD              | VIN+                                 | VIN+       | Always Powered               |
| VIN1              | VIN+                                 | VIN+ or 0V |                              |
| VIN2              | VIN+                                 | VIN+ or 0V |                              |
| VINLDO1           | ≤ VIN+                               | ≤ VIN+     | If Enabled, Min VIN is 1.74V |
| VINLDO2           | ≤ VIN+                               | ≤ VIN+     | If Enabled, Min VIN is 1.74V |

(1) VIN+ is the largest potential voltage on the device.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)(2)(3)

| Aboolato maximam rtatingo                                                                              |                 |
|--------------------------------------------------------------------------------------------------------|-----------------|
| VINLDO12, VIN1, AVDD, VIN2, VINLDO1, VINLDO2, ENSW1, FB1, FB2, ENSW2, ENLDO1, ENLDO2, SYNC, FBL1, FBL2 | -0.3V to +6V    |
| GND to GND SLUG                                                                                        | ±0.3V           |
| Power Dissipation (P <sub>D_MAX</sub> )<br>(T <sub>A</sub> =85°C, T <sub>MAX</sub> =125°C) (4)         | 1.17W           |
| Junction Temperature (T <sub>J-MAX</sub> )                                                             | 150°C           |
| Storage Temperature Range                                                                              | −65°C to +150°C |
| Maximum Lead Temperature (Soldering)                                                                   | 260°C           |
| ESD Ratings<br>Human Body Model <sup>(5)</sup>                                                         | 2 kV            |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply ensured performance limits. For performance limits and associated test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) All voltages are with respect to the potential at the GND pin.
- (4) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to-ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> (θ<sub>JA</sub> × P<sub>D-MAX</sub>). See Application Notes.

(5) The Human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. (MILSTD - 883 3015.7)





# Operating Ratings: Bucks (1)(2)(3)

| V <sub>IN</sub>                                            | 2.8V to 5.5V                  |
|------------------------------------------------------------|-------------------------------|
| V <sub>EN</sub>                                            | 0 to (V <sub>IN</sub> + 0.3V) |
| Junction Temperature (T <sub>J</sub> ) Range               | -40°C to +125°C               |
| Ambient Temperature (T <sub>A</sub> ) Range <sup>(4)</sup> | −40°C to +85°C                |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply ensured performance limits. For performance limits and associated test conditions, see the Electrical Characteristics.
- (2) All voltages are with respect to the potential at the GND pin.
- (3) Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm.
- (4) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design.

# Thermal Properties (1)(2)(3)

| Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> ), RTW0024A | 34.1°C/W |
|---------------------------------------------------------------------|----------|
|---------------------------------------------------------------------|----------|

- Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub> = 160°C (typ.) and disengages at T<sub>J</sub> = 140°C (typ.)
- (2) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to-ambient thermal resistance of the part/package in the application (θ<sub>IA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>LMAX-OP</sub> = (θ<sub>IA</sub> × P<sub>D-MAX</sub>). See Application Notes.
- part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> (θ<sub>JA</sub> × P<sub>D-MAX</sub>). See Application Notes.
   Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design.



# General Electrical Characteristics (1)(2)(3)(4)(5)

Unless otherwise noted,  $V_{IN} = 3.6V$ . Typical values and limits appearing in normal type apply for  $T_J = 25$ °C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, -40°C to +125°C.

| Symbol           | Parameter                  | Conditions                                  | Min | Тур | Max | Units |
|------------------|----------------------------|---------------------------------------------|-----|-----|-----|-------|
| IQ               | VINLDO12 Shutdown Current  | V <sub>IN</sub> = 3.6V                      |     | 0.5 |     | μΑ    |
| V <sub>POR</sub> | Power-On Reset Threshold   | V <sub>DD</sub> Falling Edge <sup>(5)</sup> |     | 1.9 |     | V     |
| T <sub>SD</sub>  | Thermal Shutdown Threshold | (4)                                         |     | 160 |     | °C    |
| T <sub>SDH</sub> | Themal Shutdown Hysteresis | (4)                                         |     | 20  |     | °C    |
| 111/1/0          | Lindor Voltage Look Out    | Rising                                      |     | 2.9 |     | V     |
| UVLO             | Under Voltage Lock Out     | Failing                                     |     | 2.7 |     | V     |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is speficied. Operating Ratings do not imply ensure performance limits. For performance limits and associated test conditions, see the Electrical Characteristics.
- (2) All voltages are with respect to the potential at the GND pin.
- (3) Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm.
- (4) Specified by design. Not production tested.
- (5) VPOR is voltage at which the EPROM resets. This is different from the UVLO on VINLDO12, which is the voltage at which the regulators shut off; and is also different from the nPOR function, which signals if the regulators are in a specified range.

# Low Drop Out Regulators, LDO1 and LDO2

Unless otherwise noted,  $V_{IN} = 3.6V$ ,  $C_{IN} = 1.0~\mu F$ ,  $C_{OUT} = 0.47~\mu F$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}C$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation,  $-40^{\circ}C$  to  $+125^{\circ}C$ . (1)(2)(3)(4)

| Symbol                             | Parameter                     | Conditions                                                                     | Min  | Тур  | Max   | Units |
|------------------------------------|-------------------------------|--------------------------------------------------------------------------------|------|------|-------|-------|
| V <sub>IN</sub>                    | Operational Voltage Range     | VINLDO1 and VINLDO2 PMOS pins (5)                                              | 1.74 |      | 5.5   | V     |
| V <sub>FB</sub>                    | FB Voltage Accuracy           |                                                                                | -3   |      | 3     | %     |
| A)/                                | Line Regulation               | V <sub>IN</sub> = (V <sub>OUT</sub> + 0.3V) to 5.0V<br>(6) Load Current = 1 mA |      |      | 0.15  | %/V   |
| ΔV <sub>OUT</sub>                  | Load Regulation               | V <sub>IN</sub> = 3.6V,<br>Load Current = 1 mA to I <sub>MAX</sub>             |      |      | 0.011 | %/mA  |
| I <sub>SC</sub>                    | Short Circuit Current Limit   | LDO1-2, V <sub>OUT</sub> = 0V                                                  |      | 500  |       | mA    |
| V <sub>IN</sub> – V <sub>OUT</sub> | Dropout Voltage               | Load Current = 50 mA                                                           |      | 25   | 200   | mV    |
| PSRR                               | Power Supply Ripple Rejection | F = 10 kHz, Load Current = I <sub>MAX</sub>                                    |      | 45   |       | dB    |
| θn                                 | Supply Output Noise           | 10 Hz < F < 100 kHz                                                            |      | 150  |       | μVrms |
|                                    | Quiescent Current "On"        | I <sub>OUT</sub> = 0 mA                                                        |      | 40   | 150   | μΑ    |
| Iq                                 | Quiescent Current "On"        | I <sub>OUT</sub> = 300 mA                                                      |      | 60   | 200   | μΑ    |
|                                    | Quiescent Current "Off"       | EN is de-asserted                                                              |      | 0.03 | 1     | μA    |
| T <sub>ON</sub>                    | Turn On Time                  | Start up from shut-down                                                        |      | 300  |       | µsec  |
|                                    |                               | Capacitance for stability 0°C ≤ T <sub>J</sub> ≤ 125°C                         | 0.33 | 0.47 |       | μF    |
| C <sub>OUT</sub>                   | Output Capacitor              | -40°C ≤ T <sub>J</sub> ≤ 125°C                                                 | 0.68 | 1.0  |       | μF    |
|                                    |                               | ESR (Equivalent Series Resistance)                                             | 5    |      | 500   | mΩ    |

- (1) All voltages are with respect to the potential at the GND pin.
- (2) Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm.
- 3) C<sub>IN</sub>, C<sub>OUT</sub>: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.
- (4) The device maintains a stable, regulated output voltage without a load.
- (5) Pins 24, 19 can operate from  $V_{IN}$  min of 1.74V to a  $V_{IN}$  max of 5.5V. This rating is only for the series pass PMOS power FET. It allows the system design to use a lower voltage rating if the input voltage comes from a buck output.
- (6) V<sub>IN</sub> minimum for line regulation values is 1.8V.
- (7) Dropout voltage is the voltage difference between the input and the output at which the output voltage drops to 100 mV below its nominal value.



# **Buck Converters SW1, SW2**

Unless otherwise noted,  $V_{IN}$  = 3.6V,  $C_{IN}$  = 10  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $L_{OUT}$  = 2.2  $\mu$ H. Typical values and limits appearing in normal type apply for  $T_J$  = 25°C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, -40°C to +125°C. (1) (2)(3)(4)(5)(6)

| Symbol                         | Parameter                          | Conditions                                      | Min | Тур    | Max | Units |
|--------------------------------|------------------------------------|-------------------------------------------------|-----|--------|-----|-------|
| V <sub>FB</sub> <sup>(6)</sup> | Feedback Voltage                   |                                                 | -3  |        | +3  | %     |
| V <sub>OUT</sub>               | Line Regulation                    | $2.8 < V_{IN} < 5.5$<br>$I_{O} = 10 \text{ mA}$ |     | 0.089  |     | %/V   |
|                                | Load Regulation                    | 100 mA < I <sub>O</sub> < I <sub>MAX</sub>      |     | 0.0013 |     | %/mA  |
| Eff                            | Efficiency                         | Load Current = 250 mA                           |     | 96     |     | %     |
| I <sub>SHDN</sub>              | Shutdown Supply Current            | EN is de-asserted                               |     | 0.01   | 1   | μΑ    |
| osc Ir                         | Internal Oscillator Francisco      | Default oscillator frequency = 2.0 MHz          | 1.6 | 2.0    | 2.4 | MHz   |
| TOSC                           | Internal Oscillator Frequency      | Default oscillator frequency = 2.1 MHz          | 1.7 | 2.1    | 2.5 |       |
| 1                              | Buck1 Peak Switching Current Limit |                                                 |     | 2.0    | 2.4 | ^     |
| I <sub>PEAK</sub>              | Buck2 Peak Switching Current Limit |                                                 |     | 2.0    | 2.4 | A     |
|                                | 0.:                                | No load PFM Mode                                |     | 33     |     | μA    |
| Iq                             | Quiescent Current "On"             | No load PWM Mode (Forced PWM)                   |     | 2      |     | mA    |
| R <sub>DSON</sub> (P)          | Pin-Pin Resistance PFET            |                                                 |     | 200    | 400 | mΩ    |
| R <sub>DSON</sub> (N)          | Pin-Pin Resistance NFET            |                                                 |     | 180    | 400 | mΩ    |
| T <sub>ON</sub>                | Turn On Time                       | Start up from shut-down                         |     | 500    |     | µsec  |
| C <sub>IN</sub>                | Input Capacitor                    | Capacitance for stability                       | 10  |        |     | μF    |
| Co                             | Output Capacitor                   | Capacitance for stability                       | 10  |        |     | μF    |

- (1) All voltages are with respect to the potential at the GND pin.
- (2) Min and Max limits are speficified by design, test, or statistical analysis. Typical numbers represent the most likely norm.
- (3) C<sub>IN</sub>, C<sub>OUT</sub>: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.
- (4) The device maintains a stable, regulated output voltage without a load.
- (5) Quiescent current is defined here as the difference in current between the input voltage source and the load at V<sub>OUT</sub>.
- (6) V<sub>IN</sub> ≥ V<sub>OUT</sub> + R<sub>DSON</sub>(P) (I<sub>OUT</sub> + 1/2 I<sub>RIPPLE</sub>). If these conditions are not met, voltage regulation will degrade as load increases.

#### I/O Electrical Characteristics

Unless otherwise noted: Typical values and limits appearing in normal type apply for  $T_J = 25$ °C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation,  $T_J = -40$ °C to +125°C.

| Cumbal          | Dovomotor        | Conditions | Lim     | Huita |       |  |
|-----------------|------------------|------------|---------|-------|-------|--|
| Symbol          | Parameter        | Conditions | Min     | Max   | Units |  |
| $V_{IL}$        | Input Low Level  |            |         | 0.4   | V     |  |
| V <sub>IH</sub> | Input High Level |            | 0.7*VDD |       | V     |  |

# Power On Reset Threshold/Function (POR)

| Symbol          | Parameter                                     | Conditions                                       | Min | Тур  | Max | Units |
|-----------------|-----------------------------------------------|--------------------------------------------------|-----|------|-----|-------|
| - DOD           | POR nPOR = Power on reset for Buck1 and Buck2 | Default = 60 mS                                  |     | 60   |     | mS    |
| IIPOR           |                                               | Default = 130 μS                                 |     | 130  |     | μS    |
| nPOR            | Buck2  Percentage of Target voltage Buck1 or  | V <sub>BUCK1</sub> AND V <sub>BUCK2</sub> rising |     | 92   |     | %     |
| Threshold       |                                               | V <sub>BUCK1</sub> OR V <sub>BUCK2</sub> falling |     | 82   |     | %     |
| V <sub>OL</sub> | Output Level Low                              | Load = I <sub>OL</sub> = 500 μA                  |     | 0.23 | 0.5 | V     |



# Typical Performance Characteristics — LDO



Figure 3.



Figure 5.







Figure 4.



Figure 6.



Figure 8.



# Typical Performance Characteristics — LDO (continued) Enable Start-up time (LDO1) 0-3.6 $V_{\text{IN}}$ , 2.5 $V_{\text{OUT}}$ , 1 mA load Enable Start-up time (LDO2) 0 - 3.6 $V_{\text{IN}}$ , 1.8 $V_{\text{OUT}}$ , 1 mA load





Figure 10.



# Typical Performance Characteristics — Buck

 $V_{IN}$  = 2.8V to 5.5V,  $T_A$  = 25°C



Figure 11.



Figure 13.



Figure 12.



Figure 14.



# Typical Performance Characteristics — Buck

Output Current transitions from PFM mode to PWM mode for Buck 1





Figure 15.

Figure 16.

Output Current transitions from PWM mode to PFM mode for Buck 2



Figure 17.



Figure 18.

Submit Documentation Feedback



# Typical Performance Characteristics — Buck

 $V_{IN}$ = 3.6V,  $T_A$  = 25°C,  $V_{OUT}$  = 1.2V unless otherwise noted









Mode Change by Load Transients V<sub>OUT</sub> = 1.2V (PWM to PFM)



Figure 20.



Figure 22.



Figure 24.



# Typical Performance Characteristics — Buck (continued)

 $V_{IN}$ = 3.6V,  $T_A$  = 25°C,  $V_{OUT}$  = 1.2V unless otherwise noted







#### DC/DC CONVERTERS

#### Overview

The LM26480 provides the DC/DC converters that supply the various power needs of the application by means of two linear low dropout regulators, LDO1 and LDO2, and two buck converters, SW1 and SW2. The table here under lists the output characteristics of the various regulators.

**Table 3. Supply Specification** 

|        |         | Output                     |                                                 |  |
|--------|---------|----------------------------|-------------------------------------------------|--|
| Supply | Load    | V <sub>OUT</sub> Range (V) | I <sub>MAX</sub><br>Maximum Output Current (mA) |  |
| LDO1   | analog  | 1.0 to 3.5                 | 300                                             |  |
| LDO2   | analog  | 1.0 to 3.5                 | 300                                             |  |
| SW1    | digital | 0.8 to 2.0                 | 1500                                            |  |
| SW2    | digital | 1.0 to 3.3                 | 1500                                            |  |

# **Linear Low Dropout Regulators (LDOs)**

LDO1 and LDO2 are identical linear regulators targeting analog loads characterized by low noise requirements. LDO1 and LDO2 are enabled through the ENLDO pin.



# **No-Load Stability**

The LDOs will remain stable and in regulation with no external load. This is an important consideration in some circuits, for example, CMOS RAM keep-alive applications.

## SW1, SW2: Synchronous Step-Down Magnetic DC/DC Converters

# **Functional Description**

The LM26480 incorporates two high-efficiency synchronous switching buck regulators, SW1 and SW2, that deliver a constant voltage from a single Li-lon battery to the portable system processors. Using a voltage mode architecture with synchronous rectification, both bucks have the ability to deliver up to 1500 mA depending on the input voltage and output voltage (voltage head room), and the inductor chosen (maximum current capability).

There are three modes of operation depending on the current required - PWM, PFM, and shutdown. PWM mode handles current loads of approximately 70 mA or higher, delivering voltage precision of +/-3% with 90% efficiency or better. Lighter output current loads cause the device to automatically switch into PFM for reduced current consumption ( $I_Q = 33 \mu A$  typ.) and a longer battery life. The Standby operating mode turns off the device, offering the lowest current consumption. PWM or PFM mode is selected automatically or PWM mode can be forced through the setting of the buck control register.

Both SW1 and SW2 can operate up to a 100% duty cycle (PMOS switch always on) for low drop out control of the output voltage. In this way the output voltage will be controlled down to the lowest possible input voltage.

Additional features include soft-start, under-voltage lock-out, current overload protection, and thermal overload protection.



# Circuit Operation Description

A buck converter contains a control block, a switching PFET connected between input and output, a synchronous rectifying NFET connected between the output and ground (BCKGND pin) and a feedback path. During the first portion of each switching cycle, the control block turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of

$$\frac{V_{\text{IN}} - V_{\text{OUT}}}{L} \tag{1}$$

by storing energy in a magnetic field. During the second portion of each cycle, the control block turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of

$$\frac{-V_{OUT}}{L}$$
 (2)

The output filter stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load.

# Sync Function

The LM26480SQ-BF is the only version of the part that has the ability to use an external oscillator. The source must be 13 MHz nominal and operate within a range of 15.6 MHz and 10.4 MHz, proportionally the same limits as the 2.0 MHz internal oscillator. The LM26480SQ-BF has an internal divider which will divide the speed down by 6.5 to the nominal 2MHz and use it for the regulators. This SYNC function replaces the internal oscillator and works in forced PWM only. The buck regulators no longer have the PFM function enabled. When the LM26480SQ-BF is sold with this feature enabled, the part will not function without the external oscillator present. Please contact Texas Instruments Sales Office/Distributors for availability of LM26480SQ-BF.

# **PWM Operation**

During PWM operation the converter operates as a voltage-mode controller with input voltage feed forward. This allows the converter to achieve excellent load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed forward voltage inversely proportional to the input voltage is introduced.

#### Internal Synchronous Rectification

While in PWM mode, the buck uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

### **Current Limiting**

A current limit feature allows the converter to protect itself and external components during overload conditions. PWM mode implements current limiting using an internal comparator that trips at 2.0A for both bucks (typ). If the output is shorted to ground the device enters a timed current limit mode where the NFET is turned on for a longer duration until the inductor current falls below a low threshold, ensuring inductor current has more time to decay, thereby preventing runaway.

#### **PFM Operation**

At very light loads, the converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency.

The part will automatically transition into PFM mode when either of two conditions occurs for a duration of 32 or more clock cycles:

A. The inductor current becomes discontinuous

Submit Documentation Feedback

or

B. The peak PMOS switch current drops below the I<sub>MODE</sub> level



(Typically 
$$I_{MODE} < 66 \text{ mA} + \frac{V_{IN}}{160\Omega}$$
)

During PFM operation, the converter positions the output voltage slightly higher than the nominal output voltage during PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load. The PFM comparators sense the output voltage via the feedback pin and control the switching of the output FETs such that the output voltage ramps between 0.8% and 1.6% (typical) above the nominal PWM output voltage. If the output voltage is below the 'high' PFM comparator threshold, the PMOS power switch is turned on. It remains on until the output voltage exceeds the 'high' PFM threshold or the peak current exceeds the I<sub>PFM</sub> level set for PFM mode. The typical peak current in PFM mode is:

$$I_{PFM} = 66 \text{ mA} + \frac{V_{IN}}{80\Omega} \tag{4}$$

Once the PMOS power switch is turned off, the NMOS power switch is turned on until the inductor current ramps to zero. When the NMOS zero-current condition is detected, the NMOS power switch is turned off. If the output voltage is below the 'high' PFM comparator threshold (see Figure 27), the PMOS switch is again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the 'high' PFM threshold, the NMOS switch is turned on briefly to ramp the inductor current to zero and then both output switches are turned off and the part enters an extremely low power mode. Quiescent supply current during this 'sleep' mode is less than 30  $\mu$ A, which allows the part to achieve high efficiencies under extremely light load conditions. When the output drops below the 'low' PFM threshold, the cycle repeats to restore the output voltage to ~1.6% above the nominal PWM output voltage.

If the load current should increase during PFM mode (see Figure 27) causing the output voltage to fall below the 'low2' PFM threshold, the part will automatically transition into fixed-frequency PWM mode.

# SW1, SW2 Control

SW1 and SW2 are enabled/disabled through the external enable pins.

The Modulation mode PWM/PFM is by default automatic and depends on the load as described above in the functional description. The modulation mode can be factory trimmed, forcing the buck to operate in PWM mode regardless of the load condition.



Figure 27.

Submit Documentation Feedback



#### Shutdown Mode

During shutdown the PFET switch, reference, control and bias circuitry of the converters are turned off. The NFET switch will be on in shutdown to discharge the output. When the converter is enabled, soft start is activated. It is recommended to disable the converter during the system power up and under voltage conditions when the supply is less than 2.8V.

#### Soft Start

The soft-start feature allows the power converter to gradually reach the initial steady state operating point, thus reducing startup stresses and surges. The two LM26480 buck converters have a soft-start circuit that limits inrush current during startup. During startup the switch current limit is increased in steps. Soft start is activated only if EN goes from logic low to logic high after  $V_{IN}$  reaches 2.8V. Soft start is implemented by increasing switch current limit in steps of 250 mA, 500 mA, 950 mA and 2A for both bucks (typ. switch current limit). The startup time thereby depends on the output capacitor and load current demanded at start-up.

# Low Dropout Operation

The LM26480 can operate at 100% duty cycle (no switching; PMOS switch completely on) for low dropout support of the output voltage. In this way the output voltage will be controlled down to the lowest possible input voltage. When the device operates near 100% duty cycle, output voltage ripple is approximately 25 mV. The minimum input voltage needed to support the output voltage is

 $V_{IN}$ , MIN =  $I_{LOAD}$  \* ( $R_{DSON, PFET}$  +  $R_{INDUCTOR}$ ) +  $V_{OUT}$ 

| I <sub>LOAD</sub>        | Load current                                                   |
|--------------------------|----------------------------------------------------------------|
| R <sub>DSON</sub> , PFET | Drain to source resistance of PFET switch in the triode region |
| R <sub>INDUCTOR</sub>    | Inductor resistance                                            |

# Flexible Power-On Reset (i.e., Power Good with Delay)

The LM26480 is equipped with an internal Power-On-Reset ("POR") circuit which monitors the output voltage levels on bucks 1 and 2. The nPOR is an open drain logic output which is logic LOW when either of the buck outputs are below 92% of the rising value, or when one or both outputs fall below 82% of the desired value. The time delay between output voltage level and nPOR is enabled is (130  $\mu$ s, 60 ms, 100 ms, 200 ms), 60 ms by default. For any other delay option, other than the default, please consult a Texas Instruments Sales Representative. The system designer can choose the external pull-up resistor (i.e. 100 k $\Omega$ ) for the nPOR pin.





Figure 28. NPOR with Counter Delay

The above diagram shows the simplest application of the Power-On Reset, where both switcher enables are tied together. In Case 1, EN1 causes nPOR to transition LOW and triggers the nPOR delay counter. If the power supply for Buck2 does not come on within that period, nPOR will stay LOW, indicating a power fail mode. Case 2 indicates the vice versa scenario if Buck1 supply did not come on. In both cases the nPOR remains LOW. Case 3 shows a typical application of the Power-On Reset, where both switcher enables are tied together. Even if RDY1 ramps up slightly faster than RDY2 (or vice versa), the nPOR signal will trigger a programmable delay before going HIGH, as explained below.





Figure 29. Faults Occurring in Counter Delay After Startup

The above timing diagram details the Power Good with delay with respect to the enable signals EN1, and EN2. The RDY1, RDY2 are internal signals derived from the output of two comparators. Each comparator has been trimmed as follows:

| Comparator Level | Buck Supply Level |  |
|------------------|-------------------|--|
| HIGH             | Greater than 92%  |  |
| LOW              | Less than 82%     |  |

The circuits for EN1 and RDY1 are symmetrical to EN2 and RDY2, so each reference to EN1 and RDY1 will also work for EN2 and RDY2 and vice versa.

If EN1 and RDY1 signals are High at time t1, then the RDY1 signal rising edge triggers the programmable delay counter (130  $\mu$ s, 60 ms, 100 ms, 200 ms). This delay forces nPOR LOW between time interval t1 and t2. NPOR is then pulled high after the programmable delay is completed. Now if EN2 and RDY2 are initiated during this interval the nPOR signal ignores this event.

If either RDY1 or RDY2 were to go LOW at t3 then the programmable delay is triggered again.

Submit Documentation Feedback





Figure 30. NPOR Mask Window

In Case 1, we see that case where EN2 and RDY2 are initiated after triggered programmable delay. To prevent the nPOR being asserted again, a masked window (5 ms) counter delay is triggered off the EN2 rising edge. NPOR is still held HIGH for the duration of the mask, whereupon the nPOR status afterwards will depend on the status of both RDY1 and RDY2 lines.

In Case 2, we see the case where EN2 is initiated after the RDY1 triggered programmable delay, but RDY2 never goes HIGH (Buck2 never turns on). Normal operation operation of nPOR occurs wilth respect to EN1 and RDY1, and the nPOR signal is held HIGH for the duration of the mask window. We see that nPOR goes LOW after the masking window has timed out because it is now dependent on RDY1 and RDY2, where RDY2 is LOW.





Figure 31. Design Implementation of the Flexible Power-On Reset

Design implementation of the flexible power-on reset. An internal power-on reset of the IC is used with EN1 and EN2 to produce a reset signal (LOW) to the delay timer nPOR. EN1 and RDY1 or EN2 and RDY2 are used to generate the set signal (HIGH) to the delay timer. S=R=1 never occurs. The mask timers are triggered off EN1 and EN2 which are gated with RDY1, and RDY2 to generate outputs to the final AND gate to generate the nPOR.

# **Under Voltage Lock Out**

The LM26480 features an "under voltage lock out circuit". The function of this circuit is to continuously monitor the raw input supply voltage (VINLDO12) and automatically disables the four voltage regulators whenever this supply voltage is less than 2.8 VDC.

The circuit incorporates a bandgap based circuit that establishes the reference used to determine the 2.8 VDC trip point for a  $V_{IN}$  OK – Not OK detector. This  $V_{IN}$  OK signal is then used to gate the enable signals to the four regulators of the LM26480. When VINLDO12 is greater than 2.8 VDC the four **enables** control the four regulators, when VINLDO12 is less than 2.8 VDC the four regulators are **disabled** by the  $V_{IN}$  detector being in the "Not OK" state. The circuit has built in hysteresis to prevent chattering occurring.

#### **Application Notes**

# **External Component Selection**



| Target   | Ideal Resi | stor Values | Commo   | n R Values | Actual VOUT  | Actual VOUT W/ Com/R (V)  Actual VOUT Delta from Target (V) | Feedback Capacitors |        |       |
|----------|------------|-------------|---------|------------|--------------|-------------------------------------------------------------|---------------------|--------|-------|
| Vout (V) | R1 (KΩ)    | R2 (ΚΩ)     | R1 (KΩ) | R2 (KΩ)    | W/ Com/R (V) |                                                             | C1(pF)              | C2(pF) |       |
| 0.8      | 120        | 200         | 121     | 200        | 0.803        | 0.002                                                       | 15                  | none   | Buck1 |
| 0.9      | 160        | 200         | 162     | 200        | 0.905        | 0.005                                                       | 15                  | none   | Only  |

www.ti.com

| Target   | Ideal Resi | stor Values | Commo   | n R Values | Actual VOUT  | Actual VOUT              | Feedback Ca | pacitors |       |
|----------|------------|-------------|---------|------------|--------------|--------------------------|-------------|----------|-------|
| Vout (V) | R1 (KΩ)    | R2 (ΚΩ)     | R1 (KΩ) | R2 (KΩ)    | W/ Com/R (V) | Delta from<br>Target (V) | C1(pF)      | C2(pF)   |       |
| 1        | 200        | 200         | 200     | 200        | 1            | 0                        | 15          | none     | ^     |
| 1.1      | 240        | 200         | 240     | 200        | 1.1          | 0                        | 15          | none     |       |
| 1.2      | 280        | 200         | 280     | 200        | 1.2          | 0                        | 12          | none     |       |
| 1.3      | 320        | 200         | 324     | 200        | 1.31         | 0.01                     | 12          | none     | Buck1 |
| 1.4      | 360        | 200         | 357     | 200        | 1.393        | -0.008                   | 10          | none     | And   |
| 1.5      | 400        | 200         | 402     | 200        | 1.505        | 0.005                    | 10          | none     | Buck2 |
| 1.6      | 440        | 200         | 442     | 200        | 1.605        | 0.005                    | 8.2         | none     |       |
| 1.7      | 427        | 178         | 432     | 178        | 1.713        | 0.013                    | 8.2         | none     |       |
| 1.8      | 463        | 178         | 464     | 178        | 1.803        | 0.003                    | 8.2         | none     |       |
| 1.9      | 498        | 178         | 499     | 178        | 1.902        | 0.002                    | 8.2         | none     |       |
| 2        | 450        | 150         | 453     | 150        | 2.01         | 0.01                     | 8.2         | none     | >     |
| 2.1      | 480        | 150         | 475     | 150        | 2.083        | -0.017                   | 8.2         | none     | ٨     |
| 2.2      | 422        | 124         | 422     | 124        | 2.202        | 0.002                    | 8.2         | none     |       |
| 2.3      | 446        | 124         | 442     | 124        | 2.282        | -0.018                   | 8.2         | none     |       |
| 2.4      | 471        | 124         | 475     | 124        | 2.415        | 0.015                    | 8.2         | none     |       |
| 2.5      | 400        | 100         | 402     | 100        | 2.51         | 0.01                     | 8.2         | none     |       |
| 2.6      | 420        | 100         | 422     | 100        | 2.61         | 0.01                     | 8.2         | none     |       |
| 2.7      | 440        | 100         | 442     | 100        | 2.71         | 0.01                     | 8.2         | 33       | Buck2 |
| 2.8      | 460        | 100         | 464     | 100        | 2.82         | 0.02                     | 8.2         | 33       | Only  |
| 2.9      | 480        | 100         | 475     | 100        | 2.875        | -0.025                   | 8.2         | 33       |       |
| 3        | 500        | 100         | 499     | 100        | 2.995        | -0.005                   | 6.8         | 33       |       |
| 3.1      | 520        | 100         | 523     | 100        | 3.115        | 0.015                    | 6.8         | 33       |       |
| 3.2      | 540        | 100         | 536     | 100        | 3.18         | -0.02                    | 6.8         | 33       |       |
| 3.3      | 560        | 100         | 562     | 100        | 3.31         | 0.01                     | 6.8         | 33       |       |

The output voltages of the bucks of the LM26480 are established by the feedback resistor dividers R1 and R2 shown on the application circuit above. The equation for determining V is:  $V_{OUT} = V_{FB}$  (R1+R2)/R2 where  $V_{FB}$  is the voltage on the Buck FBx pin.

The Buck control loop will force the voltage on  $V_{FB}$  to be 0.50 V ±3%.

The above table shows ideal resistor values to establish buck voltages from 0.8V to 3.3 V along with common resistor values to establish these voltages. Common resistors do not always produce the target value, error is given in the delta column.

In addition to the resistor feedback, capacitor feedback C1 is always required, and depending on the output voltage capacitor C2 is also required. See External Component Selection for these requirements.

| Inductor            | Value | Unit | Description    | Notes        |
|---------------------|-------|------|----------------|--------------|
| L <sub>SW</sub> 1,2 | 2.2   | μH   | SW1,2 inductor | D.C.R. 70 mΩ |

# **Output Inductors & Capacitors for SW1 AND SW2**

There are several design considerations related to the selection of output inductors and capacitors:

- Load transient response;
- Stability;
- Efficiency;
- Output ripple voltage; and
- Over-current ruggedness.

The LM26480 has been optimized for use with nominal values 2.2  $\mu$ H and 10  $\mu$ F. If other values are needed for the design, please contact Texas Instruments sales with any concerns.

Submit Documentation Feedback



#### Inductor Selection for SW1 AND SW2

A nominal inductor value of  $2.2 \,\mu\text{H}$  is recommended. It is important to ensure the inductor core does not saturate during any foreseeable operational situation.

Care should be taken when reviewing the different saturation current ratings that are specified by different manufacturers. Saturation current ratings are typically specified at 25°C, so ratings at maximum ambient temperature of the application should be requested from the manufacturer.

There are two methods to choose the inductor saturation current rating:

#### Recommended method:

The best way to ensure the inductor does not saturate is to choose an inductor that has saturation current rating greater than the maximum LM26480 current limit of 2.4A. In this case the device will prevent inductor saturation.

#### Alternate method:

If the recommended approach cannot be used, care must be taken to ensure that the saturation current is greater than the peak inductor current:

$$\begin{split} I_{SAT} > I_{LPEAK} \\ IL_{PEAK} = I_{OUTMAX} + \frac{I_{RIPPLE}}{2} \\ I_{RIPPLE} = \frac{D \times (V_{IN} - V_{OUT})}{L \times F} \\ D = \frac{V_{OUT}}{V_{IN} \times EFF} \end{split}$$

- I<sub>SAT</sub>: Inductor saturation current at operating temperature
- ILPEAK: Peak inductor current during worst case conditions
- I<sub>OUTMAX</sub>: Maximum average inductor current
- IRIPPLE: Peak-to-Peak inductor current
- V<sub>OUT</sub>: Output voltage
- V<sub>IN</sub>: Input voltage
- L: Inductor value in Henries at I<sub>OUTMAX</sub>
- F: Switching frequency, Hertz
- · D: Estimated duty factor
- · EFF: Estimated power supply efficiency

I<sub>SAT</sub> may not be exceeded during any operation, including transients, startup, high temperature, worst case conditions, etc.

# Suggested Inductors and Their Suppliers

| Model            | Vendor    | Dimensions (mm) | DCR (max)            | ISATURATION |
|------------------|-----------|-----------------|----------------------|-------------|
| DO3314-222MX     | Coilcraft | 3.3 x 3.3 x 1.4 | $200~\text{m}\Omega$ | ≈1.8A       |
| LPO3310-222MX    | Coilcraft | 3.3 x 3.3 x 1   | 150 mΩ               | ≈1.3A       |
| ELL6PG2R2N       | Panasonic | 6.0 x 6.0 x 2.0 | 37 mΩ                | ≈2.2A       |
| ELC6GN2R2N       | Panasonic | 6.0 x 6.0 x 1.5 | 53 mΩ                | ≈1.9A       |
| CDRH2D14NP-2R2NC | Sumida    | 3.2 x 3.2 x 1.5 | 94 mΩ                | ≈1.5A       |

#### **Output Capacitor Selection for SW1 AND SW2**

A ceramic output capacitor of 10  $\mu$ F, 6.3V is recommended with an ESR of less than 500 m $\Omega$ .

Output ripple can be estimated from the vector sum of the reactive (Capacitor) voltage component and the real (ESR) voltage component of the output capacitor.



$$\begin{aligned} V_{COUT} &= \frac{I_{RIPPLE}}{8 \text{ x F x C}_{OUT}} \\ V_{ROUT} &= I_{RIPPLE} \text{ x ESR}_{COUT} \\ V_{PPOUT} &= \sqrt{V_{COUT}^2 + V_{ROUT}^2} \end{aligned}$$

- V<sub>COUT</sub>: Estimated reactive output ripple
- V<sub>ROUT</sub>: Estimated real output ripple
- V<sub>PPOLIT</sub>: Estimated peak-to-peak output ripple

(5)

The output capacitor needs to be mounted as close as possible to the output pin of the device. For better temperature performance, X7R or X5R types are recommended. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603.

DC bias characteristics vary from manufacturer to manufacturer and by case size. DC bias curves should be requested from them as part of the capacitor selection process. ESR is typically higher for smaller packages.

The output filter capacitor smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

Note that the output voltage ripple is dependent on the inductor current ripple and the equivalent series resistance of the output capacitor ( $ESR_{COUT}$ ).  $ESR_{COUT}$  is frequency dependent as well as temperature dependent. The  $R_{ESR}$  should be calculated with the applicable switching frequency and ambient temperature.

# Input Capacitor Selection for SW1 AND SW2

It is required to use a ceramic input capacitor of at least 4.7 μF and 6.3V with an ESR of less than 500 mΩ.

The input power source supplies average current continuously. During the PFET switch on-time, however, the demanded di/dt is higher than can be typically supplied by the input power source. This delta is supplied by the input capacitor.

A simplified "worst case" assumption is that all of the PFET current is supplied by the input capacitor. This will result in conservative estimates of input ripple voltage and capacitor RMS current. Input ripple voltage is estimated as follows:

$$V_{PPIN} = \frac{I_{OUT} \times D}{C_{IN} \times F} + I_{OUT} \times ESR_{CIN}$$

- V<sub>PPIN</sub>: Estimated peak-to-peak input ripple voltage
- I<sub>OUT</sub>: Output current, Amps
- C<sub>IN</sub>. Input capacitor value, Farads
- ESR<sub>IN:</sub> Input capacitor ESR, Ohms

(6)

This capacitor is exposed to significant RMS current, so it is important to select a capacitor with an adequate RMS current rating. Capacitor RMS current estimated as follows:

$$I_{RMSCIN} = \sqrt{D \times \left(I_{OUT}^2 + \frac{I_{RIPPLE}}{12}\right)^2}$$

I<sub>RSCIN</sub>: Estimated input capacitor RMS current

|  | ٠. | , |
|--|----|---|
|  |    |   |
|  |    |   |
|  |    |   |
|  |    |   |
|  |    |   |

(7)

| Model          | Type         | Vendor      | Voltage Rating | Case Size    |
|----------------|--------------|-------------|----------------|--------------|
| 4.7 μF for CIN |              |             |                |              |
| C2012X5R0J475K | Ceramic, X5R | TDK         | 6.3V           | 0805, (2012) |
| JMK212BJ475K   | Ceramic, X5R | Taiyo-Yuden | 6.3V           | 0805, (2012) |
| GRM21BR60J475K | Ceramic, X5R | Murata      | 6.3V           | 0805, (2012) |
| C1608X5R0J475K | Ceramic, X5R | TDK         | 6.3V           | 0603, (1608) |
| 10 μF for COUT |              |             |                |              |
| GRM21BR60J106K | Ceramic, X5R | Murata      | 6.3V           | 0805, (2012) |
| JMK212BJ106K   | Ceramic, X5R | Taiyo-Yuden | 6.3V           | 0805, (2012) |



| Model          | Туре         | Vendor | Voltage Rating | Case Size    |
|----------------|--------------|--------|----------------|--------------|
| C2012X5R0J106K | Ceramic, X5R | TDK    | 6.3V           | 0805, (2012) |
| C1608X5R0J106K | Ceramic, X5R | TDK    | 6.3V           | 0603, (1608) |

#### **Feedback Resistors for LDOs**



| Target V <sub>OUT</sub> (V) | Ideal Resistor Values |         | Com     | Common R Values |             |  |
|-----------------------------|-----------------------|---------|---------|-----------------|-------------|--|
|                             | R1 (KΩ)               | R2 (KΩ) | R1 (KΩ) | R2 (KΩ)         | W/Com/R (V) |  |
| 1                           | 200                   | 200     | 200     | 200             | 1           |  |
| 1.1                         | 240                   | 200     | 240     | 200             | 1.1         |  |
| 1.2                         | 280                   | 200     | 280     | 200             | 1.2         |  |
| 1.3                         | 320                   | 200     | 324     | 200             | 1.31        |  |
| 1.4                         | 360                   | 200     | 357     | 200             | 1.393       |  |
| 1.5                         | 400                   | 200     | 402     | 200             | 1.505       |  |
| 1.6                         | 440                   | 200     | 442     | 200             | 1.605       |  |
| 1.7                         | 480                   | 200     | 562     | 232             | 1.711       |  |
| 1.8                         | 520                   | 200     | 604     | 232             | 1.802       |  |
| 1.9                         | 560                   | 200     | 562     | 200             | 1.905       |  |
| 2                           | 600                   | 200     | 604     | 200             | 2.01        |  |
| 2.1                         | 640                   | 200     | 715     | 221             | 2.118       |  |
| 2.2                         | 680                   | 200     | 681     | 200             | 2.203       |  |
| 2.3                         | 720                   | 200     | 806     | 226             | 2.283       |  |
| 2.4                         | 760                   | 200     | 845     | 221             | 2.412       |  |
| 2.5                         | 800                   | 200     | 750     | 187             | 2.505       |  |
| 2.6                         | 840                   | 200     | 909     | 215             | 2.614       |  |
| 2.7                         | 880                   | 200     | 1100    | 249             | 2.709       |  |
| 2.8                         | 920                   | 200     | 1150    | 249             | 2.809       |  |
| 2.9                         | 960                   | 200     | 1210    | 255             | 2.873       |  |
| 3                           | 1000                  | 200     | 1000    | 200             | 3           |  |
| 3.1                         | 1040                  | 200     | 1000    | 191             | 3.118       |  |
| 3.2                         | 1080                  | 200     | 1000    | 187             | 3.174       |  |
| 3.3                         | 1120                  | 200     | 1210    | 215             | 3.314       |  |
| 3.4                         | 1160                  | 200     | 1210    | 210             | 3.381       |  |
| 3.5                         | 1200                  | 200     | 1210    | 200             | 3.525       |  |

The output voltages of the LDOs of the LM26480 are established by the feedback resistor dividers R1 and R2 shown on the application circuit above. The equation for determining  $V_{OUT}$  is:  $V_{OUT} = V_{FB}(R1+R2)/R2$ , where VFB is the voltage on the LDOX FB pin.

The LDO control loop will force the voltage on VFB to be 0.50 V ±3%. The above table shows ideal resistor values to establish LDO voltages from 1.0V to 3.5V along with common resistor values to establish these voltages. Common resistors do not always produce the target value, error is given in the final column.

To keep the power consumed by the feedback network low it is recommended that R2 be established as about  $200 \text{ K}\Omega$ . Lesser values of R2 are OK at the users discretion..

Submit Documentation Feedback



# **LDO Dapacitor Selection**

## **Input Capacitor**

An input capacitor is required for stability. It is recommended that a 1.0 µF capacitor be connected between the LDO input pin and ground (this capacitance value may be increased without limit). This capacitor must be located a distance of not more than 1 cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

#### WARNING

Important: Tantalum capacitors can suffer catastrophic failures due to surge currents when connected to a low impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be specified by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the ESR on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will remain approximately 1.0  $\mu F$  over the entire operating temperature range.

# **Output Capacitor**

The LDOs on the LM26480 are designed specifically to work with very small ceramic output capacitors. A 1.0  $\mu$ F ceramic capacitor (temperature types Z5U, Y5V or X7R) with ESR between 5 m $\Omega$  to 500 m $\Omega$ , are suitable in the application circuit. It is also possible to use tantalum or film capacitors at the device output COUT (or VOUT), but these are not as attractive for reasons of size and cost. The output capacitor must meet the requirement for the minimum value of capacitance and also have an ESR value that is within the range 5 m $\Omega$  to 500 m $\Omega$  for stability.

# Capacitor Characteristics

The LDOs are designed to work with ceramic capacitors on the output to take advantage of the benefits they offer. For capacitance values in the range of 0.47  $\mu$ F to 4.7  $\mu$ F, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1.0  $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LDOs.

For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly, depending on the operating conditions and capacitor type.

In particular, the output capacitor selection should take account of all the capacitor parameters, to ensure that the specification is met within the application. The capacitance can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values will also show some decrease over time due to aging. The capacitor parameters are also dependent on the particular case size, with smaller sizes giving poorer performance figures in general. As an example, the graph below shows a typical graph comparing different capacitor case sizes in a capacitance vs. DC bias plot.



As shown in the graph, increasing the DC bias condition can result in the capacitance value that falls below the minimum value given in the recommended capacitor specifications table. Note that the graph shows the capacitance out of spec for the 0402 case size capacitor at higher bias voltages. It is therefore recommended that the capacitor manufacturers' specifications for the nominal value capacitor are consulted for all conditions, as some capacitor sizes (e.g. 0402) may not be suitable in the actual application.

The ceramic capacitor's capacitance can vary with temperature. The capacitor type X7R, which operates over a temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C, will only vary the capacitance to within  $\pm 15^{\circ}$ M. The capacitor type X5R has a similar tolerance over a reduced temperature range of  $-55^{\circ}$ C to  $+85^{\circ}$ C. Many large value ceramic capacitors, larger than 1  $\mu$ F are manufactured with Z5U or Y5V temperature characteristics. Their capacitance can drop by more than 50% as the temperature varies from 25°C to 85°C. Therefore X7R is recommended over Z5U and Y5V in applications where the ambient temperature will change significantly above or below 25°C.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 0.47  $\mu$ F to 4.7  $\mu$ F range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed.

| Capacitor | Min Value | Unit | Description           | Recommended Type   |
|-----------|-----------|------|-----------------------|--------------------|
| CLDO1     | 0.47      | μF   | LDO1 output capacitor | Ceramic, 6.3V, X5R |
| CLDO2     | 0.47      | μF   | LDO2 output capacitor | Ceramic, 6.3V, X5R |
| CSW1      | 10        | μF   | SW1 output capacitor  | Ceramic, 6.3V, X5R |
| CSW2      | 10        | μF   | SW2 output capacitor  | Ceramic, 6.3V, X5R |

### **Analog Power Signal Routing**

All power inputs should be tied to the main VDD source (i.e. battery), unless the user wishes to power it from another source. (i.e. powering LDO from Buck output).

The analog VDD inputs power the internal bias and error amplifiers, so they should be tied to the main VDD. The analog VDD inputs must have an input voltage between 2.8 and 5.5 V, as specified in the Electrical Characteristics section of this datasheet.

The other Vins (VINLDO1, VINLDO2, VIN1, VIN2) can actually have inputs lower than 2.8V, as long as it's higher than the programmed output (+0.3V, to be safe). The analog and digital grounds should be tied together outside of the chip to reduce noise coupling.

For more information on board layout techniques, refer to Application Note AN-1187 "Leadless Lead frame Package (LLP)" on <a href="http://www.ti.com">http://www.ti.com</a> This application note also discusses package handling, solder stencil and the assembly process.



# **Board Layout Considerations**

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss ii the traces. These can send erroneous signals to the DC-DC converter IC, resulting in poor regulation or instability. Poor layout can also result in re-flow problems leading to poor solder joints, which can result in erratic or degraded performance.

Good layout for the LM26480 bucks can be implemented by following a few simple design rules, as illustrated in Figure 32.



Figure 32. Board Layout Design Rules for the LM26480

- 1. Place the buck inductor and filter capacitors close together and make the trace short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Place the capacitors and inductor close to the buck.
- 2. Arrange the components so that the switching current loops curl in the same direction. During the first halt of each cycle, current flows from the input filter capacitor, through the buck and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground, through the buck by the inductor, to the output filter capacitor and then back through ground, forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- 3. Connect the ground pins of the buck, and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then connect this to the ground-plane (if one is used) with several vias. This reduces ground—plane noise by preventing the switching currents from circulating through the ground plane. it also reduces ground bounce at the buck by giving it a low-impedance ground connection.
- 4. Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces
- 5. Rout noise sensitive traces, such as the voltage feedback path, away from noisy traces between the power components. The voltage feedback trace must remain close to the buck circuit and should be routed directly from FB to VOUT at the output capacitor and should be routed opposite to noise components. This reduces EMI radiated onto the DC-DC converter's own voltage feedback trace.

In mobile phones, for example, a common practice is to place the DC-DC converter on one corner of the board, arrange the CMOS digital circuitry around it (since this also generates noise), and then place sensitive preamplifiers and IF stages on the diagonally opposing corner. Often, the sensitive circuitry is shielded with a metal pan and power to it is post-regulated to reduce conducted noise, using low-dropout linear regulators.

Product Folder Links: LM26480

Submit Documentation Feedback



# **High VIN-High Load Operation**

Additional inforamtion is provided when the IC is operated at extremes of VIN and regulator loads. These are described in terms of the junction temperature and buck output ripple management.

# **Junction Temperature**

The maximum junction temperature T<sub>J-MAX-OP</sub> of 125°C of the IC package.

The following equations demonstrate junction temperature determination, ambient temperature  $T_{A-MAX}$  and total chip power ust be controlled to keep  $T_{A-MAX}$  below this maximum:

$$T_{J-MAX-OP} = T_{A-MAX} + (\theta_{JA}) [°C/Watt] * (P_{D-MAX}) [Watts]$$

Total IC power dissipation P<sub>D-MAX</sub> is the sum of the individual power dissipation of the four regulators plus a minor amount for chip overhead. Chip overhead is bias, TSD and LDO analog.

 $P_{D-MAX}$  = PLOD1 + PLDO2 +PBUCK1 + PBUCK2 + (0.0001A \* VIN) [Watts].

Power dissipation of LDO1 (PLDO1) = (VINLDO1 - VOUTLDO1) \* IOUTLDO1 [V\*A]

Power dissipation of LDO2 (PLDO2) = (VINLDO2 - VOUTLDO2) \* IOUTLDO2 [V\*A]

Power dissipation of Buck1 (PBuck1) = POUT - PIN = VOUTBUCK1 - IOUTBUCK1 \* (1 - η2)/ η2 [V\*A]

 $\eta 1 = efficiency of Buck1$ 

Power dissipation of Buck2 (PBuck2) = POUT - PIN = VOUTBUCK2 - IOUTBUCK2 \* (1 - η2)/ η2 [V\*A]

 $\eta 2$  = efficiency of Buck2

Where  $\eta$  is the efficiency for the specific condition is taken from efficiency graphs.

If VIN and ILOADincrease, the output ripple associated with the Buck Regulators also increases. This mainly occurs with  $V_{\text{IN}} > 5.2 \text{V}$  and a load current greater than 1.20A. To ensure operation in this area of operation, it is recommended that the system designer circumvents the output ripple issues by installing Schottky diodes on the bucks(s) that are expected to perform under these extreme conditions.





# **REVISION HISTORY**

| Cł | hanges from Revision H (May 2013) to Revision I    | Pa | ge |
|----|----------------------------------------------------|----|----|
| •  | Changed layout of National Data Sheet to TI format |    | 30 |





2-May-2013

#### PACKAGING INFORMATION

| Orderable Device    | Status  | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|---------------------|---------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                     | (1)     |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| LM26480QSQ-AA/NOPB  | ACTIVE  | WQFN         | RTW     | 24   | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | 26480QA           | Samples |
| LM26480QSQ-CF/NOPB  | ACTIVE  | WQFN         | RTW     | 24   | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | 26480CF           | Samples |
| LM26480QSQX-8D/NOPB | PREVIEW | WQFN         | RTW     | 24   | 4500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | 26480QD           |         |
| LM26480QSQX-AA/NOPB | ACTIVE  | WQFN         | RTW     | 24   | 4500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | 26480QA           | Samples |
| LM26480QSQX-CF/NOPB | ACTIVE  | WQFN         | RTW     | 24   | 4500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | 26480CF           | Samples |
| LM26480SQ-AA/NOPB   | ACTIVE  | WQFN         | RTW     | 24   | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | 26480AA           | Samples |
| LM26480SQ-BF/NOPB   | ACTIVE  | WQFN         | RTW     | 24   | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | 26480BF           | Samples |
| LM26480SQX-AA/NOPB  | ACTIVE  | WQFN         | RTW     | 24   | 4500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | 26480AA           | Samples |
| LM26480SQX-BF/NOPB  | ACTIVE  | WQFN         | RTW     | 24   | 4500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | 26480BF           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

2-May-2013

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM26480, LM26480-Q1:

Catalog: LM26480

Automotive: LM26480-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 8-May-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device              | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM26480QSQ-AA/NOPB  | WQFN            | RTW                | 24 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM26480QSQ-CF/NOPB  | WQFN            | RTW                | 24 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM26480QSQX-8D/NOPB | WQFN            | RTW                | 24 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM26480QSQX-AA/NOPB | WQFN            | RTW                | 24 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM26480QSQX-CF/NOPB | WQFN            | RTW                | 24 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM26480SQ-AA/NOPB   | WQFN            | RTW                | 24 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM26480SQ-BF/NOPB   | WQFN            | RTW                | 24 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM26480SQX-AA/NOPB  | WQFN            | RTW                | 24 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM26480SQX-BF/NOPB  | WQFN            | RTW                | 24 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

www.ti.com 8-May-2013



\*All dimensions are nominal

| 7 il difficiolo die nomina |                     |     |      |      |             |            |             |  |  |
|----------------------------|---------------------|-----|------|------|-------------|------------|-------------|--|--|
| Device                     | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |
| LM26480QSQ-AA/NOPB         | WQFN                | RTW | 24   | 1000 | 210.0       | 185.0      | 35.0        |  |  |
| LM26480QSQ-CF/NOPB         | WQFN                | RTW | 24   | 1000 | 210.0       | 185.0      | 35.0        |  |  |
| LM26480QSQX-8D/NOPB        | WQFN                | RTW | 24   | 4500 | 367.0       | 367.0      | 35.0        |  |  |
| LM26480QSQX-AA/NOPB        | WQFN                | RTW | 24   | 4500 | 367.0       | 367.0      | 35.0        |  |  |
| LM26480QSQX-CF/NOPB        | WQFN                | RTW | 24   | 4500 | 367.0       | 367.0      | 35.0        |  |  |
| LM26480SQ-AA/NOPB          | WQFN                | RTW | 24   | 1000 | 210.0       | 185.0      | 35.0        |  |  |
| LM26480SQ-BF/NOPB          | WQFN                | RTW | 24   | 1000 | 210.0       | 185.0      | 35.0        |  |  |
| LM26480SQX-AA/NOPB         | WQFN                | RTW | 24   | 4500 | 367.0       | 367.0      | 35.0        |  |  |
| LM26480SQX-BF/NOPB         | WQFN                | RTW | 24   | 4500 | 367.0       | 367.0      | 35.0        |  |  |



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

# Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>