www.ti.com SNVS622 – AUGUST 2009 ## **Power Management IC for Hard Drive Based Portable Media Players** Check for Samples: LP3910SQ-AN ### **FEATURES** - 2 Low-Dropout Regulators -- LDO1 is Used for General Purpose Applications, LDO2 is Used for Low-Noise Analog Applications. Both LDOs Have Programmable Output Voltages. - Green and Red LED Charger Status Drivers - 4-Channel 8-Bit Dual Slope A/D Converter - 2 High-Efficiency DVS Buck Converters - Wide Load Range Buck-Boost DC/DC Converter - 400 kHz I<sup>2</sup>C Compatible Interface - Linear Constant-Current / Constant-Voltage Charger for Single Cell Lithium-Ion Batteries - USB and Adapter Charging - System Power Supply Management - 6x6x0.8mm 48-Pin WQFN Package - Voltage and Thermal Supervisory Circuits - · Continuous Battery Voltage Monitoring - Interrupt Request Output With 8 Sources ### **KEY SPECIFICATIONS** LDO1: 150 mA, 1.2V-3.3V LDO2: 150 mA, 1.3V-3.3V BUCK1: 600 mA, 0.8V–2.0V BUCK2: 600 mA, 1.8V-3.3V BUCK-Boost: 1000 mA, 1.8V-3.3V - 50 mΩ Battery Path Resistance - 100 mA-1000 mA Full-Rate Charge Current Using Wall Adapter - Selectable 0.05C and 0.1C EOC Current - USB Current Limit of 100mA, 500mA, and 800mA - USB Pre-Qual Current of 50 mA - Selectable 4.1V, 4.2V or 4.38V Battery Termination Voltages - 0.35% Battery Termination Accuracy - ±1 LSB INL/DNL on 8-Bit A/D Converter ### **APPLICATIONS** - Hard Drive-Based Media Players - Portable Gaming Players - Portable Navigation Devices ### **DESCRIPTION** The LP3910SQ-AN is a programmable system power management unit that is optimized for HDD-based Portable Media Players. The LP3910SQ-AN incorporates 2 low-dropout LDO voltage regulators, 2 integrated Buck DC/DC converters with Dynamic Voltage Scaling (DVS), 1 wide load range Buck-Boost DC/DC converter with programmable output voltage, a 4-channel 8-bit A/D converter and a dual source Li-lon/polymer battery charger. The charger has the capability to charge and maintain a single cell battery from a regulated wall adapter or USB power. When both USB and adapter sources are present, then the adapter source takes precedence and switching between USB and adapter power sources is seamless. In addition, the battery charger supports power routing, which allows system usage immediately after an external power source has been detected. The LP3910SQ-AN also incorporates some advanced battery management functions such as battery temperature measurement, reverse current blocking for USB, LED charger status indication, thermally regulated internal power FETs, battery voltage monitoring, over-current protection and a 10 hour safety timer. The Buck-Boost DC/DC converter targets the power management of Hard Disk Drives and maintains a typical operating voltage of 3.3V ±5% with a battery voltage below or above this output level. The Buck-Boost output voltage can be selected to be as low as 1.8V. The 4-channel A/D converter measures the battery voltage and charge current, which can be used for fuel gauging. Two undedicated channels can be used to measure other analog parameters such as discharge current, battery temperature, keyboard resistor scanning and more. The various IC parameters are programmable through a 400 kHz I<sup>2</sup>C compatible interface. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. The LP3910SQ-AN is available in a thermally-enhanced 6x6x0.8 mm 48-pin WQFN package and operates over an ambient temperature range of -40°C to +85°C. ### **Typical Application Circuit** Figure 1. Application Diagram Figure 2. 48-Pin WQFN Package (Top View) See Package Number NJV See http://www.ti.com/packaging for more information on marking information. ### **PIN DESCRIPTIONS** | Name | I/O | Туре | Functional Description | Pin# | |----------|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | TS | I | А | Battery temperature sense pin. This pin is normally connected to the thermistor pin of the battery cell. | 1 | | VBATT1 | 0 | А | Positive battery terminal. This pin must be externally shorted to VBATT2 and VBATT3 | 2 | | AGND | G | G | Analog Ground | 3 | | VREFH | 0 | Α | Connection to bypass capacitor for internal high reference | 4 | | LDO2EN | I | D | Digital input to enable/disable LDO2 | 5 | | VLDO2 | 0 | Α | LDO2 Output | 6 | | VIN1 | I | PWR | Power input to LDO1 and LDO2. VIN1 pin must be externally shorted to the VDD pins. | 7 | | VLDO1 | 0 | А | LDO1 Output | 8 | | POWERACK | I | D | Digital power acknowledgement input (see Power Sequencing) | 9 | | ISENSE | I | A | A 4.64 k $\Omega$ resistor must be connected between this pin and GND. A fraction of the charge current flows through this resistor to enable the A to D converter to measure the charge current. | 10 | | ADC2 | I | Α | Channel 2 input to AD converter | 11 | | ADC1 | I | Α | Channel 1 input to AD converter | 12 | | IRQB | 0 | Open Drain | Open drain active low interrupt request | 13 | | NRST | 0 | Open Drain | Open drain active low reset during Standby | 14 | | CHG | 0 | D | This output indicates that a valid charger supply source (USB adapter) has been detected, and the IC is charging. (Red LED) | 15 | | STAT | 0 | D | Battery Status output indicator - Off during CC, 50% duty cycle during CV, 100% duty cycle with a fully charged Li-ion battery (Green LED) | 16 | | BUCK1EN | 1 | D | Digital input to enable/disable BUCK1 | 17 | | VFB1 | 1 | Α | BUCK1 Feedback input terminal | 18 | | BCKGND1 | G | G | BUCK1 Ground | 19 | ## PIN DESCRIPTIONS (continued) | Name | I/O | Type | Functional Description | Pin # | |----------------------|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | VBUCK1 | 0 | Α | BUCK1 Output | 20 | | VIN2 | 1 | PWR | Power input to BUCK1. VIN2 pin must be externally shorted to the VDD pins. | 21 | | VIN3 | I | PWR | Power input to BUCK2. VIN3 pin must be externally shorted to the VDD pins. | 22 | | VBUCK2 | 0 | Α | BUCK2 Output | 23 | | BCKGND2 | G | G | BUCK2 Ground | 24 | | VFB2 | Į | Α | BUCK2 Feedback input terminal | 25 | | ONOFF | I | D | Power ON/OFF pin configured either as level (High or Low) triggered or edge (High or Low) triggered. | 26 | | I <sup>2</sup> C_SCL | Į | D | I <sup>2</sup> C compatible interface clock terminal | 27 | | VDDIO | I | D | Supply to input / output stages of digital I/O | 28 | | I <sup>2</sup> C_SDA | I/O | D | I <sup>2</sup> C compatible interface data terminal | 29 | | ONSTAT | 0 | Open Drain | Open Drain output that reflects the debounced state of ONOFF pin. | 30 | | VBBFB | Į | Α | Buck/Boost Feedback input terminal | 31 | | VBBOUT | 0 | Α | Buck/Boost Output voltage | 32 | | VBBL2 | I | Α | Buck/Boost inductor | 33 | | BBGND1 | G | G | Buck/Boost high current ground | 34 | | VBBL1 | I | Α | Buck/Boost inductor | 35 | | VIN4 | I | PWR | Power input to Buck/Boost. VIN4 pin must be externally shorted to the VDD pins. | 36 | | USBSUSP | I | D | This pin needs to be pulled high during USB suspend mode. | 37 | | USBISEL | I | D | Pulling this pin low limits the USB charge current to 100 mA. Pulling this pin high limits the USB charge current to 500 mA. | 38 | | BBGND2 | G | G | Buck/Boost Core Ground | 39 | | DGND | G | G | Digital ground | 40 | | VDD3 | I | PWR | Power input to supply application. This pin must be externally shorted to VDD1 and VDD2. | 41 | | VDD2 | I | PWR | Power input to supply application This pin must be externally shorted to VDD1 and VDD3. | 42 | | VBATT3 | 0 | А | Positive battery terminal. This pin must be externally shorted to V\BATT1 and VBATT2. | 43 | | VBATT2 | 0 | А | Positive battery terminal. This pin must be externally shorted to VBATT1 and VBATT3. | 44 | | USBPWR | I | PWR | USB power input pin | 45 | | VDD1 | I | PWR | Power input to supply application This pin is shorted to VDD2 and VDD3. | 46 | | CHG_DET | I | А | Wall adapter power input pin | 47 | | IREF | I | А | A 121 k $\Omega$ resistor must be connected between this pin and AGND. The resistor value determines the reference current for the internal bias generator. | 48 | These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### Absolute Maximum Ratings (1) (2)(3) | / LDCC LOTO INTOXINITION I TO | 90 | | | |---------------------------------------------------------|---------------------------|----------------|--| | Supply voltage range CHG_DET | -0.3V to +6.5V | | | | Voltage range USBPWR, VIN1,V | -0.3V to +6.2V | | | | Battery voltage range VBATT1, 2 | -0.3V to +5V | | | | All other pins | -0.3V to VDD +0.3V | | | | Storage Temperature Range | Storage Temperature Range | | | | Power Dissipation (T <sub>A</sub> = 70°C <sup>(4)</sup> | ): | 2.6W | | | ESD Rating <sup>(5)</sup> | Human Body Model | 2.0 kV<br>200V | | | | Machine Model | | | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test conditions, see the Electrical Characteristics tables. - (2) All voltages are with respect to the potential at the GND pin. - (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. - (4) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub> = 160°C (typ.) and disengages at T<sub>J</sub> = 140°C (typ.). - (5) The Human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged directly into each pin. MIL-STD-883 3015.7. ### Operating Ratings (1) (2) (3) | operaning maninge | | |----------------------------------------------------------------|-----------------| | CHG_DET | 4.5V to 6.0V | | USBPWR | 4.35V to 6.0V | | VBATT1, 2, 3 | 0V to 4.5V | | VIN1, VIN2, VIN3, VIN4, VDD1, VDD2, VDD3 | 2.5V to 6.0V | | VDDIO | 2.5V to VDD | | Junction Temperature (T <sub>J</sub> ) Range | -40°C to +125°C | | Ambient Temperature (T <sub>A</sub> ) Range <sup>(4)</sup> | -40°C to +85°C | | Power Dissipation for $T_{\text{JjMAX}}$ and $T_{\text{AMAX}}$ | 1.6W | - (1) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. - (2) Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm. - (3) Typical values and limits appearing in normal type for T<sub>J</sub> = 25°C. Limits appearing in **boldfacetype** apply over the entire junction temperature range for operation, -40°C to +125°C. - (4) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to-ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> (θ<sub>JA</sub> × P<sub>D-MAX</sub>). ### **Thermal Information** | Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> ), 48-pin WQFN NJV Package <sup>(1)</sup> | 25°C/W | |---------------------------------------------------------------------------------------------------|--------| (1) Min and Max limits are specified by design, test, or statistical analysis. Typical numbersrepresent the most likely norm. Copyright © 2009, Texas Instruments Incorporated # TEXAS INSTRUMENTS ## Electrical Characteristics (2) ### **General Electrical Characteristics** Unless otherwise noted, VDD = 5V, VBATT = 3.6V. Typical values and limits appearing in normal type apply for $T_J = 25^{\circ}C$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $T_J = 0^{\circ}C$ to +125°C. (1) (2) (3) (4) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------|---------------------------------|-----------------------------------------------------------------------------------------|-----|-----|----------|-------| | I <sub>Q_BATT</sub> | Battery Standby Supply Current | All circuits off except for POR and battery monitor. No adapter or USB power connected. | | 6 | 20 | μA | | V <sub>POR</sub> | Power-On Reset Threshold | VDD Falling Edge | | 1.9 | | V | | T <sub>SD</sub> | Thermal Shutdown Threshold | | | 160 | | °C | | T <sub>SDH</sub> | Themal Shutdown Hysteresis | | | 20 | | °C | | T <sub>TH-ALERT</sub> | Thermal Interrupt Threshold | | | 115 | | °C | | VDDIO | IO Supply | | 2.5 | | $V_{DD}$ | V | | F <sub>CLK</sub> | Internal System Clock Frequency | | | 2 | | MHz | - (2) Low ESR Surface-Mount Ceramic Capacitors (MLCCs) are used in setting electrical characteristics. - (1) All voltages are with respect to the potential at the GND pin. - (2) Min and Max limits are specified by design, test, or statistical analysis. Typical numbersrepresent the most likely norm. - (3) Low ESR Surface-Mount Ceramic Capacitors (MLCCs) are used in setting electrical characteristics. - (4) Specified by design. Not production tested. ### I<sup>2</sup>C Interface Electrical Characteristics Unless otherwise noted, VDDIO = 3.6V. Typical values and limits appearing in normal type apply for $T_J = 25^{\circ}C$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $T_J = 0^{\circ}C$ to +125°C. (1) (2) (3) (4) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------|----------|-----|----------|-------| | V <sub>IL</sub> | Low Level Input Voltage | I <sup>2</sup> C_SDA &<br>I <sup>2</sup> C_SCL | | | 0.3VDDIO | V | | V <sub>IH</sub> | High Level Input Voltage | I <sup>2</sup> C_SDA &<br>I <sup>2</sup> C_SCL | 0.7VDDIO | | | V | | V <sub>OL</sub> | Low Level Output Voltage | I <sup>2</sup> C_SDA &<br>I <sup>2</sup> C_SCL | 0 | | 0.2VDDIO | V | | V <sub>HYS</sub> | Schmitt Trigger Input Hysterisis | I <sup>2</sup> C_SDA &<br>I <sup>2</sup> C_SCL | 0.1VDDIO | | | V | | F <sub>CLK</sub> | Clock Frequency | | | | 400 | kHz | | t <sub>BF</sub> | Bus-Free Time between START and STOP | (4) | 1.3 | | | μs | | t <sub>HOLD</sub> | Hold Time Repeated START Condition | (4) | 0.6 | | | μs | | t <sub>CLK-LP</sub> | CLK Low Period | (4) | 1.3 | | | μs | | t <sub>CLK-HP</sub> | CLK High Period | (4) | 0.6 | | | μs | | t <sub>SU</sub> | Set-up Time Repeated START Condition | (4) | 0.6 | | | μs | | t <sub>DATA-HOLD</sub> | Data Hold Time | (4) | 0 | | | μs | | t <sub>DATA-SU</sub> | Data Set-up Time | (4) | 100 | | | ns | | t <sub>SU</sub> | Set-Up Time for STOP Condition | (4) | 0.6 | | | μs | | t <sub>TRANS</sub> | Maximum Pulse Width of Spikes That Must Be Suppressed by the Input Filter of Both Data and CLK Signals. | (4) | 50 | | | μs | - (1) All voltages are with respect to the potential at the GND pin. - (2) Min and Max limits are specified by design, test, or statistical analysis. Typical numbersrepresent the most likely norm. - (3) Low ESR Surface-Mount Ceramic Capacitors (MLCCs) are used in setting electrical characteristics. - (4) Specified by design. Not production tested. ### Li-Ion Battery Charger Electrical Characteristics Unless otherwise noted, VDD = 5.0V, VBATT = 3.6V, $C_{BATT}$ = 4.7 $\mu$ F, $C_{CHG\ DET}$ = 10 $\mu$ F, $R_{IREF}$ = 121 $k\Omega$ . Typical values and limits appearing in normal type apply for $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $T_J = 0^{\circ}\text{C}$ to +125°C. (1) (2) (3) (4) (5) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-------| | V <sub>USB</sub> | Minimum External USB Supply Soltage | USB Current Limit = 500 mA | 4.15 | 4.25 | 4.35 | V | | V <sub>USB_HYST</sub> | USBPWR Detect Hysteresis | | | 110 | | mV | | CHG_DET | Minimum External Adapter Supply Voltage Range | Adapter Current Limit = 1A<br>V <sub>FWD</sub> Schottky = 350 mV | 4.4 | 4.5 | 4.6 | ٧ | | V <sub>CHG_HYST</sub> | CHG_DET Input Hysteresis | | | 150 | | mV | | I <sub>USB_SUSP</sub> | Quiescent Current in USB Suspend Mode | USB Suspend Mode,<br>V <sub>USB</sub> = 5.0V<br>USBSUSP = USBPWR<br>USBISEL = 0V | | 30 | 60 | μА | | V <sub>TERM_TOL</sub> | Battery Charge Termination Voltage Tolerance | $T_A = 25$ °C,<br>$I_{PROG} = 500$ mA<br>$I_{CHG} = 50$ mA | -0.35<br>-0.5<br>-0.5 | 4.2V<br>4.1V<br>4.38V | +0.35<br>+0.5<br>+0.5 | - % | | | | $T_A = 0$ °C to 125°C,<br>$I_{PROG} = 500$ mA,<br>$I_{CHG} = 50$ mA | -1<br>-1.5<br>-1.5 | 4.2V<br>4.1V<br>4.38V | +1<br>+1.5<br>+1.5 | 76 | | I <sub>CHG_WA</sub> | Full-rate Charging Current from Wall<br>Adapter Input (See Full-rate Charging<br>Mode Description) | $\begin{aligned} & \text{CHG\_DET} = 5.25 \text{V} \\ & \text{V}_{\text{BATT}} = 3.6 \text{V} \\ & \text{I}_{\text{PROG}} = 500 \text{ mA} \end{aligned}$ | 450 | 500 | 550 | mA | | I <sub>CHG_USB</sub> Ful | Full-rate Charging Current from USBPWR Input (See Full-rate Charging Mode Description) | $ \begin{array}{l} \text{USB} = 5\text{V} \\ \text{V}_{\text{BATT}} = 3.6\text{V} \\ \text{I}_{\text{PROG}} = 500 \text{ mA} \\ \text{USB\_ISEL} = 800 \text{ mA} \end{array} $ | 450 | 500 | 550 | mA | | | | $ \begin{array}{l} \text{USB} = 5\text{V} \\ \text{V}_{\text{BATT}} = 3.6\text{V} \\ \text{I}_{\text{PROG}} = 500 \text{ mA} \\ \text{USB\_ISEL} = 500 \text{ mA} \end{array} $ | 405 | 450 | 495 | mA | | USB I <sub>LIMIT</sub> | | USB_ISEL = 100 mA<br>USB_ISEL= 500 mA<br>USB_ISEL = 800 mA | 90<br>450<br>720 | 95<br>475<br>760 | 100<br>500<br>800 | mA | | I <sub>PREQUAL</sub> | Pre-qualification Current | V <sub>BATT</sub> = 2.5V, Wall Adapter Charge<br>Current.<br>Percentage of Programmed Full<br>Rate Current. | 8 | 10 | 12 | % | | | | VBATT = 2.5V, USB Charge<br>Current | 40 | 50 | 60 | mA | | V <sub>FULL_RATE</sub> | Full-rate Qualification Threshold | V <sub>BATT</sub> Rising, Transition from Pre-<br>Qualification to Full-rate Charging | 2.75 | 2.85 | 2.95 | V | | V <sub>TH_H</sub> | Upper T <sub>S</sub> Comparator Limit | | 1.955 | 1.995 | 2.035 | V | | V <sub>TH_L</sub> | Lower T <sub>S</sub> Comparator Limit | 45°C CHSPV Reg D3 = 0 | 0.345 | 0.365 | 0.385 | | | | | 50°C CHSPV Reg D3 = 1 | 0.290 | 0.310 | 0.330 | V | | I <sub>TSENSE</sub> | Battery Temperature Sense Current | | 72.5 | 75 | 77.5 | μΑ | | T <sub>REG</sub> | Regulated Charger Junction Temperature | | 105 | 115 | 125 | °C | <sup>(1)</sup> All voltages are with respect to the potential at the GND pin. Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm. Low ESR Surface-Mount Ceramic Capacitors (MLCCs) are used in setting electrical characteristics. Typical values and limits appearing in normal type for $T_J = 25$ °C. Limits appearing in **boldfacetype** apply over the entire junction temperature range for operation, -40°C to +125°C. ### **Detection and Timing** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|-----------------------|----------------------|-------| | I <sub>EOC</sub> | End-of-Charge Current | I <sub>PROG</sub> = 500 mA,<br>10% EOC Setting | 40 | 50 | 60 | mA | | | | I <sub>PROG</sub> = 500 mA<br>5% EOC Setting | 20 | 25 | 30 | mA | | V <sub>RESTARTI</sub> | Battery Restart Charging Voltage | V <sub>TERM</sub> = 4.1V<br>V <sub>TERM</sub> = 4.2V<br>V <sub>TERM</sub> = 4.38V | 3.82<br>3.94<br>4.14 | 3.9V<br>4.0V<br>4.2 V | 3.94<br>4.06<br>4.26 | V | | T <sub>CHG_IN</sub> | Deglitch Adapter Insertion | | 28 | 32 | 36 | ms | | T <sub>USB</sub> | Deglitch USB Power Insertion | | 28 | 32 | 36 | ms | | T <sub>PQ_FULL</sub> | Deglitch Time for Pre-qualification to Full-<br>rate Charge Transition | | 8 | 10 | 12 | ms | | T <sub>FULL_PQ</sub> | Deglitch Time for Full-rate to Prequalification Transition | | 8 | 10 | 12 | ms | | T <sub>BATTLOWF</sub> | Deglitch Time for V <sub>BATT</sub> Falling below V <sub>BATTLOW</sub> Threshold | | 4 | 5 | 6 | ms | | T <sub>BATTLOWR</sub> | Deglitch Time for $V_{BATT}$ Rising above $V_{BATTLOW}$ Threshold | | 4 | 5 | 6 | ms | | T <sub>BATTEMP</sub> | Deglitch Time for Recovery from Battery Temperature Fault | | 8 | 10 | 12 | ms | | T <sub>ONOFF_F</sub> | Deglitching on Falling Edge of ONOFF Pin | | 28 | 32 | 36 | ms | | T <sub>ONOFF_R</sub> | Deglitching on Rising Edge of ONOFF Pin | | 28 | 32 | 36 | ms | | T <sub>RESTART</sub> | Deglitching on Falling V <sub>BATT</sub> Crossing V <sub>RESTART</sub> | | 8 | 10 | 12 | ms | | T <sub>CCCV</sub> | Deglitching of CC->CV Charging Transition | | 8 | 10 | 12 | ms | | T <sub>CvEOC</sub> | Deglitching of CV->EOC (End of Charge) | | 8 | 10 | 12 | ms | | T <sub>POWERACK</sub> | Deglitching of POWERACK Pin | | 4 | 5 | 6 | ms | | T <sub>TSHD</sub> | Deglitching of Thermal Shutdown | | | 2 | | ms | | T <sub>TOPOFF</sub> | Topoff Timer | | 17 | 21 | 25 | min | | T <sub>10HR</sub> | 10 Hour Safety Timer | | 9 | 10 | 11 | hours | | T <sub>1HR</sub> | 1 Hour Prequal Safety Timer | | 0.9 | 1 | 1.1 | hour | ### **Outputs Electrical Characteristics: CHG, STAT** Unless otherwise noted, VDD = 5V, VBATT = 3.6V. $C_{BATT}$ = 4.7 $\mu$ F, $C_{CHG\_DET}$ = 10 $\mu$ F. Typical values and limits appearing in normal type apply for $T_J$ = 25°C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $T_J$ = 0°C to +125°C. (1) (2) (3) (4) (5) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|--------------------|-----------------------------------------------------------|-----|-----|-----|-------| | I <sub>LED</sub> | Output High Level | V <sub>LED</sub> = 2.0V<br>CHSPV Register (02)h bit 5 = 1 | 4 | 5 | 6 | mA | | I <sub>LED</sub> | Output High Level | V <sub>LED</sub> = 2.0V<br>CHSPV Register (02)h bit 5 = 0 | 8 | 10 | 12 | mA | | I <sub>LEAKAGE</sub> | Leakage Current | V <sub>LED</sub> = 1.5V, LED off | | 0.1 | 5 | μA | | LED <sub>FREQ</sub> | Blinking Frequency | | 0.8 | 1 | 1.2 | Hz | - (1) All voltages are with respect to the potential at the GND pin. - (2) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. - (3) Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm. - (4) Low ESR Surface-Mount Ceramic Capacitors (MLCCs) are used in setting electrical characteristics. - (5) Typical values and limits appearing in normal type for T<sub>J</sub> = 25°C. Limits appearing in **boldfacetype** apply over the entire junction temperature range for operation, −40°C to +125°C. Submit Documentation Feedback ### Outputs Electrical Characteristics: NRST, IRQB, ONSTAT Unless otherwise noted, VDD = 5V, VBATT = 3.6V. $C_{BATT}$ = 4.7 $\mu$ F, $C_{CHG\_DET}$ = 10 $\mu$ F. Typical values and limits appearing in normal type apply for $T_J = 25^{\circ}$ C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $T_J = 0^{\circ}$ C to +125°C. (1) (2) (3) (4) (5) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|------------------|-------------------------------------------|-----|-----|-----|-------| | $V_{OL}$ | Output Low Level | I <sub>OL</sub> = 4 mA | | | 0.4 | V | | I <sub>LEAKAGE</sub> | Leakage Current | V <sub>DD</sub> = 2.5V, Output Logic High | -1 | | 1 | μA | - All voltages are with respect to the potential at the GND pin. - Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. - Min and Max limits are specified by design, test, or statistical analysis. Typical numbersrepresent the most likely norm. - Low ESR Surface-Mount Ceramic Capacitors (MLCCs) are used in setting electrical characteristics. - Typical values and limits appearing in normal type for $T_J = 25^{\circ}$ C. Limits appearing in **boldfacetype** apply over the entire junction temperature range for operation, -40°C to +125°C. ### Inputs Electrical Characteristics: USBSUSP, USBISEL Unless otherwise noted, $V_{USB} = 5V$ , $V_{BATT} = 3.6V$ . $C_{BATT} = 4.7 \ \mu\text{F}$ , $C_{CHG\_DET} = 10 \ \mu\text{F}$ . Typical values and limits appearing in normal type apply for $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $T_J = 0^{\circ}C$ to +125°C. (1) (2) (3) (4) (5) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|------------------|------------|----------------------|-----|----------------------|-------| | V <sub>IL</sub> | Input Low Level | | | | 0.3*V <sub>USB</sub> | V | | $V_{IH}$ | Input High Level | | 0.7*V <sub>USB</sub> | | | V | | I <sub>LEAKAGE</sub> | Input Leakage | | -1 | | 1 | μΑ | - All voltages are with respect to the potential at the GND pin. - Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. - Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm. - Low ESR Surface-Mount Ceramic Capacitors (MLCCs) are used in setting electrical characteristics. - Typical values and limits appearing in normal type for T<sub>J</sub> = 25°C. Limits appearing in **boldfacetype** apply over the entire junction temperature range for operation, -40°C to +125°C. ### Inputs Electrical Characteristics: POWERACK, ONOFF, LDO2EN, BUCK1EN Unless otherwise noted, VDD = 5V, VBATT = 3.6V. C<sub>BATT</sub> = 4.7 μF, C<sub>CHG IN</sub> = 10 μF. Typical values and limits appearing in normal type apply for T<sub>J</sub> = 25°C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $T_J = 0$ °C to +125°C. (1) (2) (3) (4) (5) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|------------------|------------|-----|-----|-----|-------| | $V_{IL}$ | Input Low Level | | | | 0.4 | V | | $V_{IH}$ | Input High Level | | 1.4 | | | V | | I <sub>LEAKAGE</sub> | Input Leakage | | -1 | | 1 | μA | - All voltages are with respect to the potential at the GND pin. - Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. - Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm. - Low ESR Surface-Mount Ceramic Capacitors (MLCCs) are used in setting electrical characteristics. - Typical values and limits appearing in normal type for T<sub>J</sub> = 25°C. Limits appearing in **boldfacetype** apply over the entire junction temperature range for operation, -40°C to +125°C. ### DEVICE DEFAULT OPTIONS | Orderable Number | LDO1 | LDO2 | BUCK1 | BUCK2 | BUCK-BOOST | ICHRG | |-----------------------------|------|------|-------|-------|------------|--------| | LM3910SQ-AN<br>LM3910SQX-AN | 1.2V | 2.5V | 1.0V | 1.8V | 3.3V | 1000mA | Copyright © 2009, Texas Instruments Incorporated ### **LDO1: Low Drop Out Linear Regulators** Unless otherwise noted, VIN1 = 3.6V, $I_{MAX}$ = 150 mA, $V_{OUT}$ = Default Value, $C_{VDD}$ = 10 $\mu$ F, $C_{LDO1}$ = 1.0 $\mu$ F, ESR = 5 m $\Omega$ -500 m $\Omega$ , $C_{VREFH}$ = 100 nF. Typical values and limits appearing in normal type apply for $T_J$ = 25°C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, 0°C to +125°C. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | VIN1 | Operational Voltage Range | | 2.5 | | 6.0 | V | | V <sub>OUT</sub> Range | Output Voltage Programming Range | T <sub>A</sub> = 25°C<br>1.2V-3.3V in 100 mV Steps | 1.2 | | 3.3 | V | | V <sub>OUT</sub><br>Accuracy | Output Voltage Accuracy | 1 mA $\leq$ I <sub>OUT</sub> $\leq$ I <sub>MAX</sub> , Over Full Line and Load Regulation.<br>V <sub>OUT</sub> = Default Value. | -3 | | 3 | % | | $\Delta V_{OUT}$ | Line Regulation | $V_{IN}$ = ( $V_{OUT}$ + 500 mV) to 5.5V,<br>Load Current = $I_{MAX}$ | | 3 | | mV | | | Load Regulation | V <sub>IN</sub> = 3.6V,<br>Load Current = 1 mA to I <sub>MAX</sub> | | 10 | | mV | | I <sub>SC</sub> | Short Circuit Current Limit | $V_{OUT} = 0V$ | 600 | 750 | | mA | | $V_{\text{IN}} - V_{\text{OUT}}$ | Dropout Voltage | Load Current = I <sub>MAX</sub> | | 60 | 150 | mV | | PSRR | Power Supply Ripple Rejection | F = 10 kHz, Load Current = I <sub>MAX</sub> | | 30 | | dB | | R <sub>SHUNT</sub> | LDO Output Impedance | LDO Disabled, V <sub>OUT</sub> = Default Value | | | 200 | Ω | ### **LDO2: Low Drop Out Linear Regulator** Unless otherwise noted VIN1 = 3.6V, $I_{MAX}$ = 150 mA, $V_{OUT}$ = Default Value, $C_{VDD}$ = 10 $\mu$ F, $C_{LDO2}$ = 1.0 $\mu$ F, ESR = 5 m $\Omega$ -500 m $\Omega$ , $C_{VREFH}$ = 100 nF. Typical values and limits appearing in normal type apply for $T_J$ = 25°C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, 0°C to +125°C. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|-------| | VIN2 | Operational Voltage Range | | 2.5 | | 6.0 | V | | V <sub>OUT</sub> Range | Output Voltage Programming Range | T <sub>A</sub> = 25°C<br>1.3V-3.3V in 100 mV Steps | 1.3 | | 3.3 | V | | V <sub>OUT</sub><br>Accuracy | Output Voltage Accuracy<br>(Default V <sub>OUT</sub> ) | 1 mA ≤ I <sub>OUT</sub> ≤ I <sub>MAX</sub> , Over Full Line and Load Regulation. | -3 | | 3 | % | | $\Delta V_{OUT}$ | Line Regulation | $V_{IN} = (V_{OUT} + 500 \text{ mV}) \text{ to } 5.5\text{V},$<br>Load Current = $I_{MAX}$ | | 3 | | mV | | | Load Regulation | $V_{IN} = 3.6V$ ,<br>Load Current = 1 mA to $I_{MAX}$ | | 10 | | mV | | I <sub>SC</sub> | Short Circuit Current Limit | V <sub>OUT</sub> = 0V | 600 | 750 | | mA | | $V_{\text{IN}} - V_{\text{OUT}}$ | Dropout Voltage | Load Current = I <sub>MAX</sub> | | 60 | 150 | mV | | PSRR | Power Supply Ripple Rejection | F = 1 kHz, Load Current = I <sub>MAX</sub> | | 50 | | .ID | | | | F = 10 kHz, Load Current = I <sub>MAX</sub> | | 35 | | dB | | e <sub>N</sub> | Analog Supply Output Noise Voltage | 10 Hz < F < 100 kHz | | 50 | | μVrms | | R <sub>SHUNT</sub> | LDO Output Impedance | LDO Disabled, V <sub>OUT</sub> = Default Value | | | 200 | Ω | 0 Submit Documentation Feedback ### **BUCK1 Converter Electrical Characteristics** Unless otherwise noted, VIN2 = 3.6 V, $V_{OUT}$ = default value, $C_{VIN2}$ = 10 $\mu$ F, $C_{SW1}$ = 10 $\mu$ F, $L_{SW1}$ = 2.2 $\mu$ H Typical values and limits appearing in normal type apply for $T_J$ = 25°C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, 0°C to +125°C. Modulation mode is PWM mode with automatic switch to PFM at light loads. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|----------------------------------|---------------------------------------------------------------|-----|-------|------|-------| | VIN2 | Input Voltage | | 2.7 | | 6.0 | V | | V <sub>OUT</sub> Range | Output Voltage Programming Range | 0.80V-2.00V in 50 mV Steps | 0.8 | | 2.0 | V | | ΔV <sub>OUT</sub> | Static Output Voltage Tolerance | I <sub>OUT</sub> = 200 mA, Including Line and Load Regulation | -3 | | 3 | % | | | Line Regulation | $I_{OUT}$ = 10 mA<br>$V_{IN2}$ = 2.5V - $V_{DD}$ | | 0.2 | | %/V | | | Load Regulation | 100 mA < I <sub>OUT</sub> < 300 mA | | 0.002 | | %/mA | | I <sub>OUT</sub> | Continuous Output Current | | 600 | | | mA | | | Peak Output Current Limit | | 850 | 1000 | 1150 | mA | | I <sub>PFM</sub> | Max I <sub>LOAD</sub> , PFM Mode | | | 75 | | mA | | $I_Q$ | Quiescent Current | I <sub>OUT</sub> = 0 mA | | 30 | 90 | | | | | BUCK1 Disabled | | | 1 | μA | | Fosc | Internal Oscillator Frequency | PWM Mode | | 2 | | MHz | | η | Peak Efficiency | | | 90 | | % | | T <sub>ON</sub> | Turn-on Time | To 95% Level <sup>(1)</sup> | | | 1 | ms | <sup>(1)</sup> Specified by design. Not production tested. ### **BUCK2 Converter Electrical Characteristics** Unless otherwise noted, VIN3 = 3.6V, $V_{OUT}$ = default value, $C_{VIN3}$ = 10 $\mu$ F, $C_{SW1}$ = 10 $\mu$ F, $L_{SW2}$ = 2.2 $\mu$ H Typical values and limits appearing in normal type apply for $T_J = 25$ °C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, 0°C to +125°C. Modulation mode is PWM mode with automatic switch to PFM at light loads. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|----------------------------------|---------------------------------------------------------------|-----|-------|------|-------| | VIN3 | Input Voltage | | 2.7 | | 6.0 | V | | V <sub>OUT</sub> Range | Output Voltage Programming Range | 1.80V-3.30V in 100 mV Steps | 1.8 | | 3.3 | V | | $\Delta V_{OUT}$ | Static Output Voltage Tolerance | I <sub>OUT</sub> = 200 mA, Including Line and Load Regulation | -3 | | 3 | % | | | Line Regulation | $I_{OUT}$ = 10 mA<br>$V_{IN3}$ = 2.5V - $V_{DD}$ | | 0.2 | | %/V | | | Load Regulation | 100 mA < I <sub>OUT</sub> < 300 mA | | 0.002 | | %/mA | | I <sub>OUT</sub> | Continuous Output Current | | 600 | | | mA | | | Peak Output Current Limit | | 850 | 1000 | 1150 | mA | | I <sub>PFM</sub> | Max I <sub>LOAD</sub> , PFM Mode | | | 75 | | mA | | IQ | Quiescent Current | I <sub>OUT</sub> = 0 mA | | 30 | 90 | | | | | BUCK2 Disabled | | | 1 | μA | | Fosc | Internal Oscillator Frequency | PWM Mode | | 2 | | MHz | | η | Peak Efficiency | | | 90 | | % | | T <sub>ON</sub> | Turn-on Time | To 95% Level <sup>(1)</sup> | | | 1 | ms | <sup>(1)</sup> Specified by design. Not production tested. ### **BUCK-BOOST Electrical Characteristics** Unless otherwise noted, VIN4 = 3.6V, $C_{VIN4}$ = 10 $\mu$ F, $C_{BB}$ = 22 $\mu$ F, $L_{BB}$ = 2.2 $\mu$ H Typical values and limits appearing in normal type apply for $T_J$ = 25°C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, 0°C to +125°C. Modulation mode is PWM mode with automatic switch to PFM at light loads. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|----------------------------------|---------------------------------------------------------------------|------|--------|------|-------| | VIN4 | Input Voltage | I <sub>OUTMAX</sub> = 1000 mA | 2.9 | | 5.7 | V | | | | I <sub>OUTMAX</sub> = 800 mA | 2.7 | | 5.7 | V | | V <sub>OUT</sub> Range | Output Voltage Programming Range | 1.80V - 3.30V in 50 mV Steps | 1.8 | | 3.3 | V | | $\Delta V_{OUT}$ | Static Output Voltage Tolerance | I <sub>OUT</sub> = 0 mA–1000 mA, Including Line and Load Regulation | -4 | | 4 | % | | | Line Regulation | I <sub>OUT</sub> = 10 mA | | 0.2 | | %/V | | | Load Regulation | 100 mA < I <sub>OUT</sub> < 1000 mA | | 0.0016 | | %/mA | | I <sub>OUT</sub> | Continuous Output Current | | 1000 | | | mA | | | Peak Inductor Current Limit | V <sub>OUT</sub> = 3.3V<br>1A Load at V <sub>IN</sub> = 2.7V | 1800 | | 2400 | mA | | I <sub>PFM</sub> | Max I <sub>LOAD</sub> , PFM Mode | | | 75 | | mA | | IQ | Quiescent Current | I <sub>OUT</sub> = 0 mA PFM No Switching | | 80 | | | | | | BUCK-Boost Disabled | | | 1 | μA | | Fosc | Internal Oscillator Frequency | PWM Mode | | 2 | | MHz | | η | Peak Efficiency | | | 93 | | % | | T <sub>ON</sub> | Turn-on Time | To 95% Level <sup>(1)</sup> | | | 1 | ms | <sup>(1)</sup> Specified by design. Not production tested. ## **ADC Electrical Characteristics** External components: www.ti.com | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------|------------------|-------|--------------------|-------| | V <sub>REF</sub> | Reference Voltage | T = 25°C | 1.220 | 1.225 | 1.230 | V | | | | T = 0°C to +125°C | 1.200 | 1.225 | 1.230 | V | | INL | Core ADC Integral Non-linearity | V <sub>REF</sub> = 1.225 <sup>(1)</sup> | -1 | | 1 | LSB | | DNL | Core ADC Differential Non-linearity | V <sub>REF</sub> = 1.225 <sup>(1)</sup> | -0.5 | | 0.5 | LSB | | $V_{GP\_IN}$ | General Purpose ADC Input Voltage<br>Range | | V <sub>REF</sub> | | 2·V <sub>REF</sub> | V | | VBATT, | Battery Max Voltage Scalar Output | VBATT = 3.5V | 2.435 | 2.45 | 2.465 | V | | RANGE 0 | Battery Min Voltage Scalar Output | VBATT = 2.6V | 1.217 | 1.225 | 1.232 | V | | V <sub>BATT</sub> , | Battery Max Voltage Scalar Output | VBATT = 4.4V | 2.435 | 2.45 | 2.465 | V | | RANGE 1 | Battery Min Voltage Scalar Output | V <sub>REF</sub> = 2.6V | 1.217 | 1.225 | 1.232 | V | | V <sub>ISENSE</sub> | ISENSE Max Voltage Scalar Output | $V_{ISENSE} = 0.6463V$<br>$(I_{CHG} = 0.605A,$<br>$R_{SENSE} = 4.64 \text{ k}\Omega)$ | 2.373 | 2.45 | 2.519 | V | | RANGE 0 | ISENSE Min Voltage Scalar Output | $V_{ISENSE} = 0V$<br>$(I_{CHG} = 0A,$<br>$R_{SENSE} = 4.64 \text{ k}\Omega)$ | 1.186 | 1.225 | 1.260 | V | | V <sub>ISENSE</sub> | ISENSE Max Voltage Scalar Output | $V_{ISENSE} = 1.175V$<br>$(I_{CHG} = 1.1A,$<br>$R_{SENSE} = 4.64 \text{ k}\Omega)$ | 2.373 | 2.45 | 2.519 | V | | RANGE 1 | ISENSE Min Voltage Scalar Output | $V_{\text{ISENSE}} = 0V \text{ (I}_{\text{CHG}} = 0A, \\ R_{\text{SENSE}} = 4.64 \text{ k}\Omega)$ | 1.186 | 1.225 | 1.260 | V | | ADC1 &<br>ADC2 <sub>MIN</sub> | ADC1 & ADC2 Min Voltage Scalar Output | V <sub>REFH</sub> = 1.225 | 1.218 | 1.225 | 1.230 | V | | ADC1 &<br>ADC2 <sub>MAX</sub> | ADC1 & ADC2 Max Voltage Scalar<br>Output | V <sub>REFH</sub> = 1.225 | 2.436 | 2.45 | 2.46 | V | | t <sub>CONV</sub> | Conversion Time | (1) | | | 5 | ms | | t <sub>WARM</sub> | Warm-up Time | | | 2 | | ms | <sup>(1)</sup> Specified by design. Not production tested. # TEXAS INSTRUMENTS ### **Typical Performance Characteristics -- Battery Charger** $T_A = 25$ °C unless otherwise noted Figure 3. Figure 5. Figure 4. Submit Documentation Feedback ### Typical Performance Characteristics -- Battery Charger (continued) $T_A = 25$ °C unless otherwise noted Figure 8. Figure 10. ## Typical Performance Characteristics -- Battery Charger (continued) T<sub>A</sub> = 25°C unless otherwise noted NSTRUMENTS Figure 12. Figure 13. Figure 14. # Wall Adapter Removal with USBPWR present CH1 = Charge Current (mA); CH3 = CHG\_DET(V); CH4 = USBPWR (V) ### **Typical Performance Characteristics -- LDO** $T_A = 25$ °C unless otherwise noted ### Output Voltage Change vs Temperature (LDO1) Vin = 4.3V, Vout = 3.3V, 100 mA load Figure 16. Figure 18. Figure 17. Figure 19. Figure 21. # TEXAS INSTRUMENTS ## **Typical Performance Characteristics -- LDO (continued)** $T_A = 25$ °C unless otherwise noted Figure 22. Figure 23. ### Typical Performance Characteristics — BUCK $T_A = 25$ °C unless otherwise noted Figure 24. # Output Voltage vs. Supply Voltage (Vout = 1.2V) Figure 26. ### Output Voltage vs. Supply Voltage (Vout = 2.0 V) Figure 25. ## Output Voltage vs. Supply Voltage (Vout = 0.8V) Figure 27. # TEXAS INSTRUMENTS ### Typical Performance Characteristics — BUCK (continued) $T_A = 25$ °C unless otherwise noted # BUCK 1 Efficiency vs Output Current (Forced PWM Mode, Vout =1.2V, L= 2.2µH) Figure 28. # BUCK 1 Efficiency vs Output Current (PFM to PWM mode, Vout =1.2V, L= 2.2µH) Figure 30. # BUCK 1 Efficiency vs Output Current (Forced PWM Mode, Vout =2.0V, L= 2.2µH) Figure 29. # BUCK 1 Efficiency vs Output Current (PFM to PWM mode, Vout =2.0V, L= 2.2µH) Figure 31. ### Typical Performance Characteristics — BUCK (continued) $T_A = 25$ °C unless otherwise noted Figure 32. # BUCK 2 Efficiency vs Output Current (PFM to PWM Mode, Vout =1.8V, L= 2.2µH) Figure 34. BUCK 2 Efficiency vs Output Current (Forced PWM Mode, Vout =3.3V, L= 2.2µH) Figure 33. # BUCK 2 Efficiency vs Output Current (PFM to PWM Mode, Vout =3.3V, L= 2.2µH) Figure 35. ### BUCK 1 Load Transient Response VIN = 4.2V, VOUT = 1.2V ILOAD = 50-150mA (PFM to PWM) Figure 37. # INSTRUMENTS ## Typical Performance Characteristics — BUCK (continued) T<sub>A</sub> = 25°C unless otherwise noted Figure 38. Start up into PWM Mode Vout = 1.8 V, 30 mA load Figure 42. BUCK 2 Load Transient Response VIN = 4.2V, VOUT = 3.3V ILOAD = 50-150mA (PFM to PWM) Figure 39. Figure 41. Figure 43. ## Typical Performance Characteristics — BUCK (continued) $T_A = 25$ °C unless otherwise noted # TEXAS INSTRUMENTS ### Typical Performance Characteristics — BUCK-Boost T<sub>A</sub> = 25°C unless otherwise noted Figure 46. Figure 48. Figure 47. Figure 49. ### Typical Performance Characteristics — BUCK-Boost (continued) T<sub>A</sub> = 25°C unless otherwise noted Figure 50. Figure 52. Figure 51. # Switch Pins in Boost Mode Operation VIN = 3.2V, VOUT =3.3V, ILOAD = 250mA Figure 53. # Load Transient, Edge of BUCK Response VIN = 3.6V, VOUT = 3.3V, ILOAD = 0-500mA Figure 55. ## Instruments ## Typical Performance Characteristics — BUCK-Boost (continued) $T_A = 25$ °C unless otherwise noted Line Transient, Boost Response VIN = 3V - 3.6V VOUT = 3.3V, ILOAD = 500mA Ch1 500mV %Ch2 200mV Λ-%M 100μs A Ch1 / 3.49 V 14.2740ms #### **FUNCTIONAL DESCRIPTION** ### **OPERATING MODES** The LP3910SQ-AN can be in 3 different operating modes as illustrated in the following Operating Mode State Diagram: ### **State Machine Definitions:** V<sub>BLA</sub> Battery low alarm threshold V<sub>BATT</sub> Battery voltageWA Wall Adapter **USB** Universal Serial Bus Adapter **ONOFF** On off pin event POWERACK Acknowledgment from the Host Processor Figure 58. Voltage Threshold Levels **Power Off** Standby Active **Charger Standby** LDO1.2 Off Off On Off BUCK1,2 Off Off On Off **BUCK/BOOST** Off Off Off On On if Charger / USB CHARGER Off Off On if Charger / USB Present Present A/D Converter On Off Off Off **NRST** Low Low High Low I<sup>2</sup>C interface Off Off On On Internal System Oscillator Off Off On On **Battery Monitor** Off On On On Current consumption <1 µA 10 µA (typ) See Electrical See Electrical Characteristics Characteristics **Table 1. Power State Table** ### Power-On-Reset The LP3910SQ-AN is equipped with an internal Power-On-Reset ("POR") circuit that will reset the logic when $V_{DD} < V_{POR}$ . This circuit ensures that the logic is properly initialized when $V_{DD}$ rises above the minimum operating voltage of the Logic and the internal oscillator that clocks the Sequential Logic in the Control section. ### Thermal Shutdown and Thermal Alarm An internal temperature sensor monitors the junction temperature of the LP3910SQ-AN and forcibly invokes standby mode in the unusual case when the junction temperature of the silicon exceeds the normal operating level due to excessive loads on all power regulators and the Li-ion charger and/or due to an abnormally high ambient temperature. The thermal Shutdown threshold is 160°C. The thermal shutdown is preceded by a Thermal alarm that generates an interrupt request if unmasked (see Interrupt Request generation). The temperature threshold for triggering the alarm is 115°C. #### **NRST Pin** The NRST pin is an open-drain output and is active low during Standby, Power Off and Charger Standby modes. The NRST timing is determined by a factory programmable counter. Submit Documentation Feedback ### **Control Registers** www.ti.com The LP3910SQ-AN contains 14 user programmable registers that configure the functionality of the individual modules inside the IC. Registers are programmed through an I<sup>2</sup>C interface and have default values that are invoked during an internal reset. Some of the default values can be tailored to the specific needs of the system designer (see Application Notes). Throughout this product specification, the register address is noted in hexadecimal notation immediately following the register name as illustrated below: ### PON Register (00)h Power On Event Register | D7-4 | D3 | D2 | D1 | D0 | |------|----|----|----|----| | 5, , | 50 | J_ | J. | 50 | ### **Battery Monitor** The battery voltage is monitored and will invoke the Power Off mode when the battery low threshold is breached for more than 5 ms (Typ.). The battery low threshold DEFAULT is factory programmed. The battery low threshold range is 2.5V-3.5V with steps of 50 mV. The Battery low threshold in the table below refers to a decreasing battery voltage. The threshold when the battery voltage is transitioning out of the $V_{BATTLOW}$ is 50 mV (Typ.) higher than the values listed in the table below due to a built-in hysteresis of 50 mV (Typ.). The battery low IRQ is triggered 200 mV above the battery low alarm threshold that powers down the IC. This gives the user time for a controlled shutdown. ### **BATTLOW Register (04)h Battery Low Alarm Register** | | D7-5 | D4-0 | | | |--------|-------------|-------------------------|------------|---------------------------------------| | Access | Read Only 0 | rw | | | | Data | reserved | Battery Low threshold v | oltage (V) | Battery low IRQ threshold Voltage (V) | | | | 5'h14-1F | 2.50 | 2.70 | | | | 5'h13 | 2.55 | 2.75 | | | | 5'h12 | 2.60 | 2.80 | | | | 5'h11 | 2.65 | 2.85 | | | | 5'h10 | 2.70 | 2.90 | | | | 5'h0F | 2.75 | 2.95 | | | | 5'h0E | 2.80 | 3.00 | | | | 5'h0D | 2.85 | 3.05 | | | | 5'h0C | 2.90 | 3.10 | | | | 5'h0B | 2.95 | 3.15 | | | | 5'h0A | 3.00 | 3.20 | | | | 5'h09 | 3.05 | 3.25 | | | | 5'h08 | 3.10 | 3.30 | | | | 5'h07 | 3.15 | 3.35 | | | | 5'h06 | 3.20 | 3.40 | | | | 5'h05 | 3.25 | 3.45 | | | | 5'h04 | 3.30 | 3.50 | | | | 5'h03 | 3.35 | 3.55 | | | | 5'h02 | 3.40 | 3.60 | | | | 5'h01 | 3.45 | 3.65 | | | | 5'h00 | 3.50 | 3.70 | | Reset | n/a | 5'h0C | 2.90 | 3.10 | # TEXAS INSTRUMENTS #### **PowerOff Mode** In Power Off mode the main battery, the battery charger supply, and the USB supply are below their minimum on levels. All internal circuits are disabled as the supply voltage is below the level to activate them. The LP3910SQ-AN is in Power Off mode when the battery voltage is below the battery $V_{UVLO}$ (2.4V typ) except when a valid external supply is detected. #### Standby When the LP3910SQ-AN is in Standby Mode, the chip is waiting for a valid power-on event to transition to Active Mode. There are 3 valid wakeup signals. First is the ONOFF pin. Second is Wall Adapter Insertion. Third is the USB insertion. $V_{BATT}$ must be greater than the battery $V_{UVLO}$ in order to stay in Standby Mode, otherwise the chip transitions to Power Off Mode. Standby Mode is skipped when advancing from Power Off Mode when a battery is inserted that is above the battery low alarm threshold. If the battery is below the battery low alarm threshold, Power Off Mode transitions to Standby Mode. However, hot insertion of the battery with the adapter connected is NOT permitted. In Standby Mode, the current consumption is reduced to $I_{\Omega}$ (10 $\mu$ A TYP). #### **Active Mode** All LP3910SQ-AN circuits are fully operational in Active mode. #### Power On/Off Sequencing Each DC/DC converter (BUCK1, BUCK2, BUCK-Boost, LDO1, LDO2) and the NRST pin of the LP3910SQ-AN has its own delay after which it is enabled following a power-on event or disabled following a power-off event. Following the deglitching of the power-on event, the system bandgaps are enabled. Following this is a 5 ms delay that internal circuitry requires to cleanly powerup. The programmable delays are measured from this time point. Following the deglitching of a power-down event (up to 5 ms if POWERACK pin is used), the power-down sequencer will start. Each delay ranges from 0 ms to 63 ms in steps of 1 ms and is factory programmed to the desired values submitted by the system designer. As illustrated below, the power-on/off sequencing is designed around a 6-bit up/down timer that is clocked at 1 kHz. A power-on or power-off event will trigger the timer, which counts up from 0 during a power-on sequence and counts down from 5'b111111 during a power-down cycle. The timer output is connected to 5 comparators with factory programmed timeout values that correspond to the on and off delays for each DC/DC converter and the NRST pin. Once the timer has incremented beyond the comparator timeout value during a power-on cycle, the output of the comparator enables the corresponding DC/DC converter or raises the NRST pin to a logic high level. Subsequently, once the timer has decremented below the comparator timeout value during a power-down cycle, the output of the comparator will disable the corresponding DC/DC converter or will activate the NRST pin to a logic low level. down up 6 Bit Up / 1 kHz Clock Oscillator Down Divider Counter Comparator LDO1, LDO2 Comparator Buck1 Comparator Buck2 t4 Buck - Boost Comparator Comparator **NRST** Figure 59. Power up sequence: Submit Documentation Feedback ### **Power On Timing** www.ti.com Each timeout T1 thru to T5 are factory programmed from 0 ms to 63 ms. The following defaults are shown below. | Symbol | Description | Time | Units | |--------|-------------------------|------|-------| | T1 | Delay for LDO1 and LDO2 | 5 | ms | | T2 | Delay to BUCK1 | 15 | ms | | T3 | Delay for BUCK2 | 20 | ms | | T4 | Delay for BUCK-Boost | 25 | ms | | T5 | Delay for NRST | 60 | ms | ### **Power Off Timing** The timing delays during a power off sequence are equal to 63 ms minus the timing delay during the power on sequence. | Symbol | Description | Time | Units | |--------|-------------------------|------|-------| | T1 | Delay for LDO1 and LDO2 | 58 | ms | | T2 | Delay to BUCK1 | 48 | ms | | T3 | Delay for BUCK2 | 43 | ms | | T4 | Delay for BUCK-Boost | 38 | ms | | T5 | Delay for NRST | 3 | ms | ### Transitioning from Standby to Active Mode (Power Up) Battery Power Present Only When only battery power is present and the battery voltage $V_{BATT} > V_{BATTLOW}$ , the LP3910SQ-AN is waiting for one of three valid wakeup signals. The first is the ONOFF pin. The second and third wakeups are the Wall Adapter and USBPWR. The ONOFF pin is factory programmable wakeup source. It can be a rising edge, a falling edge, a level high, or a level low event. Regardless of the mode, the signal requires a 32 ms deglitch time. A deglitched version of the ONOFF pin is output on the open-drain output pin ONSTAT. ONOFF is usually connected to a push button. Asserting the ONOFF pin starts the power on sequencer. This enables the DC/DC converters including the BUCK1 DC/DC converter that supplies power to the system processor. The system processor then needs to set bit D4 (PACK bit) in the Power On Event Register through the $I^2$ C interface or apply a logic high to the POWERACK pin to keep the LP3910SQ-AN in the Active mode. These serve as a Power Acknowledgement, confirming the power on request initiated by the ONOFF pin. If neither the PACK bit (D4) in the PON register or the POWERACK pin is set within 128 ms (max) of the start of the power-up sequencer, then the LP3910SQ-AN will automatically turn off, as the system failed to acknowledge the power on request. Connecting the battery will be considered a Power on event. However hot insertion of the battery with the adapter connected is NOT permitted. ### PON Register (00)h Power On Event Register | | D7-5 | D4 | D3 | D2 | D1 | D0 | |--------|-------------|---------------------------------------------------------------|-----------------------------------------------------|-----------------------------------|----------------------------------------------------|-------------------------------------------------| | Access | Read Only 0 | rw | Read Only | | | | | Data | Reserved | PACK | Battery Insert | PON by ONOFF | PON by CHG_IN | PON by USB<br>Power | | | | 0: Disable Power, go in standby, and wait for power on event. | 0: default | 0: default | 0: default | 0: default | | | | 1: Acknowledge<br>Power On request | 1: Battery Insert<br>caused by Battery<br>Insertion | 1: ONOFF caused<br>Power On event | 1: Power On caused<br>by CHG_IN power<br>detection | 1: Power On caused<br>by USB power<br>detection | | Reset | n/a | 0 | 0 | 0 | 0 | 0 | Copyright © 2009, Texas Instruments Incorporated ### **External Power and Battery Detection** When a Wall Adapter is detected, regardless of the battery voltage, the LP3910SQ-AN moves to the Active Mode and the Power-up sequencer is started. Similar to the ONOFF pin, there is a 32 ms deglitch time to ensure a clean wall adapter detection and the system processor needs to set the PACK bit (D4) in the PON register or the POWERACK pin within 128 ms (max) of the start of the power-up sequencer. When USB PWR is detected and the battery is above the low battery alarm threshold, the LP3910SQ-AN moves to the Active Mode and the Power-up sequencer is started. Similar to the ONOFF pin, there is a 32 ms deglitch time to ensure a clean USB detection and the system processor needs to set the PACK bit (D4) in the PON register or the POWERACK pin within 128 ms (max) of the start of the power-up sequencer. If the battery is below the low battery alarm threshold, the system will remain powered down until the USBPWR charges the battery up to the battery low alarm threshold, at which point the power-up sequencer is started. The four LSB bits of the PON register indicate which PON source was responsible for moving the LP3910SQ-AN out of standby and into active mode: - Battery insert - ONOFF push button - CHG\_IN detect (connection of power adapter) - USB power (plug-in of powered USB cable) These bits are cleared upon powering off. www.ti.com SNVS622 - #### TRANSITIONING FROM ACTIVE MODE TO STANDBY MODE ### External Event Triggers the Transition from Active to Standby Mode When the device is active, a subsequent re-assertion of the push button will turn off the LP3910SQ-AN indirectly by first flagging the system processor though the ONSTAT pin. Upon detecting the ONSTAT transition, the system processor must clear bit D4 (PACK) in the Power On Event Register and apply a logic low to the POWERACK pin to power down the LP3910SQ-AN, which then transitions to Standby Mode. Clearing the PACK register bit and POWERACK pin while external supply sources are present (either USB or CHG\_IN) will not power down the LP3910SQ-AN, to keep the charger active. The system can as always disable all necessary DC/DC converters, except BUCK1, through the register control. When external power is disconnected, LP3910SQ-AN will remain in its Active state unless the battery voltage is below $V_{BLA}$ (Battery Low Alarm) or unless the PACK (either bit D4 in the PON register and the POWERACK pin) is cleared by the system processor. ### **Power Down Caused by External Event** ### Transition from Active to Standby Mode Due to Expiring POWERACK Deadline With no external charger present when the system processor fails to acknowledge the power-on in time by setting either the PACK bit (D4) in the PON register or the POWERACK pin before the 128 ms deadline following the start of the power-up sequencer, then the NRST is immediately de-asserted and after 2 ms all power sources will be disabled before transitioning to Standby Mode. This 2 ms delay allows the microprocessor to receive a clean reset before the power is de-asserted. A new power-on event is then required to transition back to Active mode. With either external charger present when the system processor fails to acknowledge the power-on in time by setting either the PACK bit (D4) in the PON register or the POWERACK pin before the 128 ms deadline following the start of the power-up sequencer, then the NRST is immediately de-asserted and after 2 ms all power sources will be disabled before transitioning to Charger Standby Mode. # Power Down Caused by Expiring PowerACK deadline ### Transition from Charger Standby Mode to Either Active or Standby Mode While in Charger Standby mode, the battery is charged using the default values of $I_{PROG}$ , EOC, $V_{TERM}$ , Batt Temp Range and USB $I_{SEL}$ . In Charger Standby mode, all the regulators and the $I^2C$ are disabled. A new power-on event is required to transition back to Active Mode. Removing the charger during Charger Standby Mode causes a transition back to Standby Mode. ### I<sup>2</sup>C COMPATIBLE SERIAL INTERFACE ### **PC** Signals The LP3910SQ-AN features an $I^2C$ compatible serial interface, using two dedicated pins: $I^2C\_SCL$ and $I^2C\_SDA$ for $I^2C$ clock and data respectively. Both signals need a pull-up resistor according to the $I^2C$ specification. The LP3910SQ-AN interface is an $I^2C$ slave that is clocked by the incoming SCL clock. Signal timing specifications are according to the $I^2C$ bus specification. The maximum bit rate is 400 kbit/s. See $I^2C$ specification from Philips for further details. 4 Submit Documentation Feedback 2-- ..... www.ti.com ### **PC** Data Validity The data on I<sup>2</sup>C\_SDA line must be stable during the HIGH period of the clock signal (I<sup>2</sup>C\_SCL), e.g., the state of the data line can only be changed when CLK is LOW. Figure 60. I<sup>2</sup>C Signals: Data Validity I2C SCL I2C SDA data data data data data change change valid valid change allowed allowed allowed I<sup>2</sup>C START and STOP Conditions START and STOP bits classify the beginning and the end of the I<sup>2</sup>C session. The START condition is defined the as the I<sup>2</sup>C\_SDA signal transitioning from HIGH to LOW while SCL line is HIGH. The STOP condition is defined as the SDA transitioning from LOW to HIGH while I<sup>2</sup>C\_SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after a START condition and free after a STOP condition. During data transmission, I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise. Figure 61. START and STOP Conditions ### **Transferring Data** Every byte put on the I<sup>2</sup>C\_SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledged related clock pulse is generated by the master. The transmitter releases the I<sup>2</sup>C\_SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the I<sup>2</sup>C\_SDA line during the 9th clock pulse, signifying acknowledgement. A receiver which has been addressed must generate an acknowledgement ("ACK") after each byte has been received. ### **Register Write Cycle** After the START condition, the I<sup>2</sup>C master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data that will be written to the selected register. LP3910SQ-AN has a chip address of 60'h, which is set by a metal mask option. Figure 62. I<sup>2</sup>C Chip Address Figure 63. I<sup>2</sup>C Write Cycle w = write ( $I^2C\_SDA = "0"$ ) r = read ( $I^2C\_SDA = "1"$ ) ack = acknowledge ( $I^2C_SDA$ pulled down by either master or slave) rs = repeated start id = LP3910SQ-AN chip address : 60'h ### **Register Read Cycle** When a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in the Read Cycle waveform. Figure 64. I<sup>2</sup>C Read Cycle ### Multi-byte I<sup>2</sup>C Command sequence The LP3910SQ-AN's $I^2C$ serial interface shall support Random register Multi-byte command sequencing: During a multi-byte write the Master sends the Start command followed by the Device address, which is sent only once, followed by the 8-bit register address, then 8 bits of data, The $I^2C$ slave must then accept the next random register address followed by 8 bits of data and continue this process until the master sends a valid stop condition. A Typical Multi-byte random register transfer is outlined below: www.ti.com SNVS622-AUGUST 2009 Device Address, Register A Address, Ack, Register A Data, AckRegister M Address, Ack, Register M Data, AckRegister X Address, Ack, Register X Data, AckRegister Z Address, Ack, Register Z Data, Ack, Stop ## LI-ION LINEAR CHARGER # **Charger Architecture** The LP3910SQ-AN can safely charge and maintain a single cell Li-Ion/Polymer battery operating off a regulated 6V Car adapter, AC wall adapter, or USB power (VBUS). Input power source selection of USB/adapter is seamless. If present, the charger will use the adapter power regardless of the presence of USB power. The connection of either power source is detected by LP3910SQ-AN. SNVS622 – AUGUST 2009 www.ti.com CV: Constant Voltage regulation CC: Constant Current regulation The charger module is a linear charger with constant current pre-qualification, constant current ("CC") full-rate charging and constant voltage ("CV") charging. CC and CV regulation is performed using an internal Power FET Q2 with reverse current blocking. The termination voltage is controlled to within ±0.35% at room temperature. The power FET Q1 acts as a switch with programmable current limit for USB operation. www.ti.com SNVS622 – AUGUST 2009 # **Charge Status Indication** Two LEDs connected to the LP3910SQ-AN are used to indicate the status of the charging. The CHG pin is connected to a red LED that is enabled when an external power source is connected and the battery is charging. The second STAT pin is connected to a green LED. When the battery charging transitions from CC to CV mode, then the green LED is blinking with a 50% duty cycle and a period of 1 second. When the battery is fully charged, then the green LED is always on. Both LEDs are off when there is no external power connected. Truth table for the LED status indicators. | Condition | RED LED | GREEN LED | |----------------------------------------|----------------|----------------| | No Charger or USB | OFF | OFF | | Charger off | ON | OFF | | Pre-Qualification | ON | OFF | | Constant Current CC | ON | OFF | | Constant Voltage CV | ON | 50% duty cycle | | EOC / Top-OFF charging | ON | ON | | Charge cycle complete | ON | ON | | ERROR (Battery Temp, Thermal shutdown) | 50% duty cycle | OFF | | Safety Timer Expired | 50% duty cycle | OFF | 50% duty cycle indicates the LED is pulsed on/off for equal times at a frequency of 1 Hz. The RED pin and GREEN pin are connected to a regulated driver to ensure that the brightness is independent from the external power. The LEDs need to be connected between the CHG / STAT pins and GND. # **Thermal Charger Power FET Regulation** The internal power FET Q2 in the linear charger module is thermally regulated to the junction temperature of 115°C to ensure optimal charging of the battery. The charge current is limited by the charge current selected in the Charger Control Register but is also thermally limited to prevent the junction from overheating during high charge currents at high ambient temperatures as the package power dissipation is limited. Thermal regulation ensures maximum charge current and superior charge rate without exceeding the power dissipation limits of LP3910SQ-AN. | <b>TA</b> IFXAS | | |-----------------|----| | INSTRUMENT | тс | | | D7-6 | D5-2 | D1 | D0 | | | | | |--------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------|--|--|--|--| | Access | rw | | | | | | | | | Data | Termination voltage | I <sub>CC</sub> : Full Rate Charge current | Charger enable | End of Charge Select | | | | | | | 00: 4.1V (Li Ion)<br>01: 4.2V (Li Polymer )<br>10: 4.38V (Li Polymer)<br>11: reserved | 0000: 100 mA<br>0001: 200 mA<br>0010: 300 mA<br>0011: 400 mA<br>0100: 500 mA<br>0101: 600 mA<br>0110: 700 mA<br>0111: 800 mA<br>1000: 900 mA<br>1001: 1000 mA | 0: disabled<br>1: enabled | 0: 5%<br>1: 10% | | | | | | Reset | 01 | 0000 | 1 | 1 | | | | | ## **BATTERY CHARGER OPERATING MODES** ## **Pre-Qualification Mode** Lithium batteries cannot be subjected to a high current when the battery voltage is under a certain threshold, otherwise the longevity of the battery would be compromised. Below this threshold of V<sub>FULLRATE</sub>, which typically measures 2.85V, the charger circuit supplies a pre-qualification charge current. If the wall adapter is charging the battery, the charger circuit supplies a constant current of 10% of the programmed charge current. If the USB is charging the battery, the charger circuit supplies a constant 50 ma charge current. When the battery voltage reaches V<sub>FULL\_RATE</sub>, the charger transitions from pre-qualification to full-rate charging. In Pre-qualification mode, the STAT2, STAT1, and STAT0 bits in the charger supervisory register are respectively low, low, high. # **Full-Rate Charging Mode** The full-rate charge cycle is initiated following the successful completion of the pre-qualification mode. During Full-Rate charging, the battery voltage steadily increases while charged with a constant current (CC). The three charger status bits STAT2, STAT1 and STAT0 are respectively low, high, and low. The full-rate charge current is selected using the Charge Control Register, which defaults to 100 mA. It is recommended to charge Li-Ion batteries at a rate of 1C, where "C" is the capacity of the battery. As an example, it is recommended to charge a battery with a capacity of 800 mAh at 800 mA, or 1C. Charging at a higher rate may compromise the quality and lifetime of the battery. # Constant-Voltage (CV) Charging Mode The battery voltage increases rapidly as a result of full-rate charging and once it reaches the programmable termination voltage of either 4.1V, 4.2V or 4.38V, the charger will move to constant-voltage charge mode. During this mode, the charge current gradually decreases while the battery remains at the termination voltage. The termination voltage can be selected to be either 4.1V, 4.2V or 4.38V by programming bits D6 and D7 in the Charger Control register to accommodate different battery chemistries. In CV charging mode, the Charge Control Status bits STAT2, STAT1 and STAT0 are respectively logic 0, logic 1 and logic 1. #### **TOP-OFF Charging Mode** When the charge current reduces to the EOC threshold (programmable to 5% or 10% of programmed full rate charge current), constant voltage charging will continue for an additional 21 minute TOP-OFF time period. In TOP-OFF charging mode, the Charge Control Status bits STAT2, STAT1 and STAT0 are respectively logic 1, logic 1 and logic 1. At the end of the TOP-OFF period, the charger transitions to Charge Cycle Complete. # **Charge Cycle Complete** During Charge Cycle Complete, the charger is automatically disabled, regardless of the state of the Charge Enable Bit. In Charge Cycle Complete, the STAT2, STAT1 and STAT0 bits are respectively logic 1, logic 0 and logic 1. When the Battery Voltage drops below the $V_{RESTART}$ threshold, charging will resume in Full-Rate Charging Mode. 40 www.ti.com Battery voltage Battery charge current 1.0C Termination voltage 4.1V, 4.2V or 4.38V Charging restart voltage 3.9V, 4.0V or 4.2V 2.85\ 0.1 C PREQUAL CURRENT 0.05 C EOC CURRENT CV Full Rate Full Rate Pre-qualificatio Constant Voltage Charging Topoff Battery discharge End-Of-Charge RED LED ON 50% Duty cycle # **Battery Temperature Monitoring (Ts pin)** OFF The LP3910SQ-AN is equipped with a battery thermistor terminal to continuously monitor the battery temperature by measuring the voltage between the $T_S$ pin and GND. With the $T_S$ pin connected to the battery thermistor, charging is allowed only if the battery temperature is within the acceptable temperature range set by a pair of internal comparators inside the LP3910SQ-AN. The temperature window is $0^{\circ}\text{C}-45^{\circ}\text{C}$ or $0^{\circ}\text{C}-50^{\circ}\text{C}$ , depending on the setting of D2 of the Charger Supervisory (CHSPV) register. There is $3^{\circ}\text{C}$ of temperature hysteresis associated with each temperature threshold. The default temperature range is $0^{\circ}\text{C}-50^{\circ}\text{C}$ and can be changed to $0^{\circ}\text{C}-45^{\circ}\text{C}$ by setting bit D3 in the CHSPV register. If the battery temperature is out of range, STAT2, STAT1 and STAT0 bits in the CHSPV Register are set to logic1, logic0, logic0, and charging is suspended. ON OFF The T<sub>S</sub> pin is only active during charging and draws no current from the battery when no external power source is present. If the $T_S$ pin is not used in the application, it should be connected to GND through a 10 k $\Omega$ pulldown resistor. When the $T_S$ pin is left floating (battery removal), then the charger will be disabled as the $T_S$ voltage exceeds the lower temperature limit. ## **Disabling Charger** Charging can be safely interrupted by clearing the Charge enable bit D1 in the Charge Control Register and can subsequently resume upon setting this bit. When the charger is disabled, STAT2, STAT1, and STAT0 bits in the CHSPV register are set to logic 0. ## **Safety Timer** In order to prevent endless charging, which could degrade the battery quality and life time, the LP3910SQ-AN contains a safety timer that limits charging regardless whether the battery has reached its full capacity or not. In prequalification the safety timer is 1 hour. In full rate or constant voltage charging the safety timer is a maximum of 10 hours minus the time in prequalification. When the timer times out of uninterrupted charging, an IRQ is generated to alert system processor. The status of the timer can also be polled by reading the IRQ register if the system doesn't support hardware interrupts. The Safety timer resets and starts counting from zero upon the following events: - 1. Power ON (through connecting valid power to either USBPWR or CHGN\_IN pins). - 2. Interchanging USBPWR and CHG\_IN sources - 3. The voltage of a charged battery drops below the restart value and the charger is enabled - 4. Disabling and re-enabling of the charger by toggling bit D1 of the Charge Control Register - 5. Emerging from Thermal Shutdown - 6. Emerging from a battery temperature out-of-range and the charger is enabled - 7. Emerging from USB suspend mode when charging with USB power # **Charging Maintenance** When a fully charged battery is being loaded by the system while the external power is present and while bit D1 in the charge control register is set to a 1 (Charge enable) then the charging will restart when the battery voltage drops below the charging restart threshold. The value of the threshold depends on the termination voltage according to the following table: | Vterm | Charging restart voltage | |-------|--------------------------| | 4.1V | 3.9V | | 4.2V | 4.0V | | 4.38V | 4.2V | # CHSPV Register (02)h Charger Supervisor Register | | D7-6 | D5 | D4 | D3 | D2-0 | | | | |--------|-----------|-------------|------------------------|---------------------------|----------------|----------------------|---------------------------|-----------------------| | Access | Read only | r/w | r/w | r/w | | | | | | Data | Reserved | LED Current | LED ENABLE 0: Disabled | Battery temperature range | Charger status | | | | | | | 0: 5 mA | 1:Enabled | 0: 0°C-50°C | Stat2 | Stat1 | Stat0 | | | | | 1: 10 mA | | 1: 0°C-45°C | 0 | 0 | 0 | Charger is off | | | | | 0 | 0 | 1 | Prequalification | | | | | | | | 0 | 1 | 0 | Constant current charging | | | | | | | 0 | 1 | 1 | Constant voltage charging | | | | | | | | 1 | 0 | 0 | Error | | | | | | | 1 | 0 | 1 | Charge cycle complete | | | | | 1 | 1 | 0 | Safety Timer Expired | | | | | | | | 1 | 1 | 1 | EOC / Top-off | | | Reset | n/a | 1 | 1 | 0 | 2'b000 | | | | ## **POWER ROUTING** The LP3910SQ-AN power can originate from three different sources: Adapter power, USB power or battery power. The objective of the power routing is to be able to: - Operate the portable system from external power regardless of the battery voltage. - Operate the portable system from USBPWR when the battery exceeds the Full Rate Qualification Threshold voltage (Vfullrate). - Concurrently charging and operating the system when external power is present - Seamless selection of Adapter or USB power as the primary external power source Power Routing supports 4 modes: 1. A regulated external adapter power is present and concurrently supplies the system power and the battery 42 www.ti.com SNVS622 – AUGUST 2009 charger. - 2. USB power is present and supplies the system and the battery. - USB power is present but the system demand exceeds the USB current limit, so that the battery provides the additional power to operate the system. - 4. The battery is the sole supply source to the system when no external power source is present The current flows in the different modes are realized through internal FETS and an external Schottky as illustrated as follows: The current provided by the external adapter power or USB power, when inserted, first supplies the system load; the remainder is used for charging. The different paths are configured through two internal power FETs, Q1 and Q2, and an external Schottky diode. Q1 is a Power FET that is only active during USB charging. Q2 functions either as a linear Power FET during charging or as a low R<sub>DSON</sub> switch when no external power is present and the battery discharges to supply power to the system. | Power Route | Q1 | Q2 | |---------------------------------------------|-----|-----------| | Regulated adapter supply & battery charging | OFF | Regulated | | USB supply & battery charging | ON | Regulated | | No external supply & battery discharging | OFF | ON | The Power Routing function will allocate power to the system through the $V_{DD}$ pin and to the battery. $V_{DD1}$ , $V_{DD2}$ , $V_{DD3}$ , $V_{IN1}$ , $V_{IN2}$ , $V_{IN3}$ , and $V_{IN4}$ must be connected together externally. $V_{BATT1}$ , $V_{BATT2}$ , and $V_{BATT3}$ must be connected together externally. # **USB SUSPEND MODE** The LP3910SQ-AN USB current consumption can be disabled during suspend mode through a dedicated pin (USBSUSP). Applying a logic 1 to this pin will disable the USB current path and current is reduced to input leakage current less than 30 µA on the USBPWR pin. SNVS622 – AUGUST 2009 www.ti.com #### SETTING THE USB CURRENT LIMIT The USB current that is available from the USB on the VBUS wire is limited by default to 100 mA. More current (up to 800 mA) can be negotiated through a session request protocol between host and peripheral. The USB current limit needs to be signaled to the LP3910SQ-AN by means of the USB<sub>ISEL</sub> pin or the I<sub>LIMIT</sub> Register as indicated below. If the USB current limit is 100 mA then the USB controller of the peripheral system needs to set the USB<sub>ISEL</sub> logic 0 or by setting the I<sub>I IMIT</sub> register bits [D1, D0] to 2'b00. If the USB current limit is 500 mA, then the USB controller needs to apply logic 1 to the USB $_{\rm ISEL}$ pin or change the I $_{\rm LIMIT}$ register accordingly. Under this condition, the LP3910SQ-AN will allow charging with a charge current that is determined by the Charge Control Register, not exceeding 500 mA. The LP3910SQ-AN will prevent (through internal circuitry) the charge current from exceeding the USB current limit, even if the current setting in the Charge Control Register exceeds 500 mA. The controller can also select a USB current limit of 800 mA through I<sup>2</sup>C that exceeds current USB spec values. # ILIMIT REGISTER (03)H CURRENT LIMIT REGISTER | | D7-2 | D1-0 | |--------|-------------|----------------------------------------------------------------------------------------------------------------------| | Access | Read only 0 | | | Data | Reserved | USB Current Limit | | | | 00: controlled by USB <sub>ISEL</sub> pin<br>[low = 100 mA, high = 500 mA]<br>01: 100 mA<br>10: 500 mA<br>11: 800 mA | | Reset | n/a | 2'b00 | ## **ANALOG TO DIGITAL CONVERTER** LP3910SQ-AN is equipped with an 8-bit dual-slope integrating analog to digital converter. Dual-slope converters provide effective filtering of >500 kHz and <125 kHz noise components on the input voltage, and does not require a sample and hold stage. The A/D converter core digitizes the input voltage ranging from $V_{REF}$ to $2V_{REF}$ , where $V_{REF}$ is the voltage measured on the $V_{REF}$ pin. After an initial 2 ms warm-up for the first activation of the ADC enable bit, the dual-slope converter integrates the input signal during the first phase for approximately 2 ms, followed by a second phase that integrates $V_{REF}$ for 0 ms to 2 ms depending on the level of the input signal. As a result the total conversion time varies from 2 ms to 4 ms. Figure 65. Simplified ADC Block Diagram The A/D converter multiplexes 4 different sources: The battery voltage www.ti.com SNVS622 – AUGUST 2009 - 2. The battery charge current - 3. External source ADC1 - External source ADC2 The voltage ranges for the first two sources are scaled to match the input voltage interval of the A/D converter: $[V_{REFH}, 2V_{REFH}]$ . This is accomplished by using two internal scalars. ## **Battery Voltage Measurement** The battery voltage scalar transforms the battery voltage ranging from 2.6V–3.5V to the reference voltage interval: $[V_{REFH}, 2*V_{REFH}]$ . A wider voltage range (2.6V–4.4V) can be selected through $I^2C$ by setting the voltage range bit D7 in register 0xA to 0'b1. ## **Battery Charge Current Measurement** The battery charge current is indirectly measured by measuring the voltage across the ISENSE resistor, $R_{SENSE}$ . A fixed portion of the battery charge current is mirrored over the $R_{SENSE}$ and hence: $$V_{ISENSE} = K * I_{CHARGE} * R_{SENSE}$$ (1) where K is a ratio between the I<sub>SENSE</sub> current and the charge current. The battery charge current scalar transforms the voltage across the external ISENSE resistor to the [ $V_{REFH}$ , $2*V_{REFH}$ ] input voltage interval of the A/D converter. ## **External General Purpose Sources** Two additional A/D converter sources are available on the ADC1 and ADC2 pins of the LP3910SQ-AN. These two external A/D converter sources are not internally scaled and have an input voltage range of [V<sub>REFH</sub>, 2\*V<sub>REFH</sub>]. The system designer can use these two sources for general purpose applications such as resistive keyboard matrix scanning, temperature measurements, battery load current, battery ID resistor measurement, etc. Current range 0 / 1 Current range 0 / 1 Icharge Scaler Voltage range 0 / 1 ADC1 ADC2 To ADC core Figure 66. ADC Analog Front End Block Diagram The source selection and the access to the conversion results are established through the I<sup>2</sup>C linked control registers: ADCC and ADCD as described below: # ADCC Register (0a)h A/D Converter Control Register | | D7 | D6 | D5 | D4 | D3 | D2 | D1-0 | |--------|--------------------|--------------------|----------------|---------------|---------------------|-------------|----------------------------| | Access | r/w | r/w | Read Only | Read Only | | r/w | | | Data | V <sub>RANGE</sub> | I <sub>RANGE</sub> | ADC Overflow | Data Ready | Start<br>Conversion | ADC Enable | ADC source selection | | | 0: 2.6V-3.5V | 0: 0 mA-605 mA | 0: no overflow | 0: no data | 0: default | 0: Disabled | 00: battery voltage | | | 1: 2.6V-4.4V | 1: 0 mA-1100 mA | 1: overflow | 1: data ready | 1: start conversion | 1: Enabled | 01: battery charge current | | | | | | | | | 10: ADC1 | | | | | | | | | 11: ADC2 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # ADCD Register (0b)h A/D Converter Output Data Register Charge current 0A to 1.1A mirrored to 0 $\mu$ A to 250 $\mu$ A, ADC measures voltage drop across R<sub>SENSE</sub> 4.64 k $\Omega$ . | | D7-0 | D7-0 | | | | | |--------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|--|--| | Access | Read Only 0 | Read Only 0 | | | | | | Data | Battery voltage: | Battery voltage: 8'h00 = 2.6V 8'hFF = 3.5V1 LSB = 0.9 / 256 = (3.5 mV) range 0 | | | | | | | | 8'h00= 2.6V | 8'hFF = 4.4V1 LSB = 1.8 / 256 = (7.0 mV) range 1 | | | | | | Battery charge current | 8'h00 = 0 | 8'hFF = 0.6463V = 605 mA range 0 | | | | | | | 8'h00 = 0 | 8'hFF = 1.175V = 1100 mA range 1 | | | | | | ADC1:8'h00 = $V_{REFH} = 1$ . | ADC1:8'h00 = V <sub>REFH</sub> = 1.225V8'hFF = 2*V <sub>REFH</sub> = 2.45 V (1 LSB = V <sub>REFH</sub> /256) | | | | | | | <sub>REFH</sub> = 2.45 V (1 LSB = V <sub>REFH</sub> /256) | | | | | | | Reset | 8'h00 | 8'h00 | | | | | SNVS622-AUGUST 2009 www.ti.com The ADC is by default disabled to minimize current consumption and needs to be enabled by setting D2 in the ADCC register. Writing a logic 1 to bit D3 in the ADC will initiate a conversion. It is advised to select the correct ADC source before a conversion is started. The A/D converter will set bit D4 in the ADCC register upon the completion of a conversion, which is typically 4 ms after the start of the conversion. At the same time an interrupt request will be generated. (See Interrupt Request Register). To save power, disable the ADC by setting bit 2 of D2 to 0. To make repetitive starts, set bit D3 to 0 then to 1 for register 0Ah to initiate start of conversion. The interrupt driven protocol between LP3910SQ-AN and the system processor is the most efficient way to acquire data from successive measurements: # **Interrupt Request Output** The LP3910SQ-AN has the ability to interrupt the system processor through the open drain IRQB pin, which transitions to an active logic low level upon the following 8 events: - **USB** Power detected - **USB** disconnected - CHG IN Power detected - CHG IN Disconnected SNVS622 – AUGUST 2009 www.ti.com - Battery low alarm - Thermal Alarm - ADC conversion completed - Charger safety timer time-out The events form the interrupt sources that correspond to a certain bit location in the Interrupt Request (IRQ) Register. All interrupt sources can be masked by the Interrupt Mask Register (IMR). Masking the interrupt prevents the interrupt event from asserting the IRQB pin, yet the event will still be captured in the IRQ register, which allows the processor to poll the interrupt sources. After an active low IRQB has been detected by the system processor, the latter services the interrupt and will access the IRQ register to determine which source was responsible for the interrupt request. Reading the IRQ register will automatically clear the register to enable the capture of the next interrupt events. As new interrupts can occur while the $I^2C$ read cycle is clearing the IRQ register, a buffer register called Interrupt Pending Register (IPR), not accessible through the $I^2C$ compatible interface holds the next interrupts. Deasserting the IRQB output is immediately followed by a new transition of IRQB to logic low when an interrupt is pending. The Interrupts are not hardware prioritized. It is up to the firmware to determine the priority in case more than one Interrupt Request is set. #### INTERRUPTS AND STANDBY MODE Interrupts are captured in standby mode and can be serviced when the system processor is enabled when the LP3910SQ-AN is in an active state. 48 SNVS622-AUGUST 2009 www.ti.com #### INTERRUPT SOURCES CHG\_IN Power Detected and CHG\_IN Disconnect (INT0 and INT1) An interrupt (INT0) is generated when CHG\_IN power is connected to the LP3910SQ-AN. Another interrupt (INT1) will be generated upon CHG\_IN power removal. USB Power Detected and USB Disconnect (INT2 and INT3) An interrupt (INT2) is generated when USB power is connected to the LP3910SQ-AN. Another interrupt (INT3) will be generated upon disconnecting the USB power. Battery Low (INT4) When the battery voltage drops below the battery low threshold IRQ, an interrupt will be generated. This allows the processor to perform some housekeeping tasks prior to going to standby mode. Thermal Alarm (INT5)If the Junction Temperature of the LP3910SQ-AN exceeds 115°C, then an interrupt will be generated ADC Conversion Done (INT6)The ADC generates an interrupt request upon the completion of a data conversion. Charger Timer Interrupt (INT7) A charger timeout will occur 10 hours after it started (see Li-Ion Charger section) and will subsequently request an interrupt. # IMR REGISTER (0C)H INTERRUPT MASK REGISTER | | D7-0 | |--------|----------------------------------------------------------------------| | Access | r/w | | Data | 1: Enable INTn (n=07) to pull IRQB low 0: Mask Interrupt source INTn | | Reset | 8'h00 | # IRQ REGISTER (0D)H INTERRUPT REQUEST REGISTER | | D7-0 | |--------|--------------------------------------------------------------| | Access | Read only | | Data | 1: Interrupt IRQn (n=07) requested 0: No interrupt requested | | Reset | 8'h00 | ## **DC/DC Converters** #### **OVERVIEW** The LP3910SQ-AN provides the DC/DC converters that supply the various power needs of the application by means of one BUCK-Boost (HDD driver), two Linear Low Drop Regulators (LDO1, LDO2) and two BUCK converters (BUCK1, BUCK2). The table hereunder lists the output characteristics of the various regulators. #### SUPPLY SPECIFICATION Copyright © 2009, Texas Instruments Incorporated | Cummbe | Lood | V <sub>OUT</sub> (Volts) | | | I <sub>MAX</sub> Maximum Output | |-------------|------------------------|--------------------------|------------|-----------------|---------------------------------| | Supply Load | | Default (V) | Range (V) | Resolution (mV) | Current (mA) | | LDO1 | various | 1.2 | 1.2 to 3.3 | 100 | 150 | | LDO2 | analog | 2.5 | 1.3 to 3.3 | 100 | 150 | | BUCK1 | CPU, DSP | 1.0 | 0.8 to 2.0 | 50 | 600 | | BUCK2 | IO, Logic,<br>Memories | 1.8 | 1.8 to 3.3 | 100 | 600 | | BUCK/BOOST | HDD | 3.3 | 1.8 to 3.3 | 50 | 1000 | SNVS622 – AUGUST 2009 www.ti.com # TEXAS INSTRUMENTS # LINEAR LOW DROP-OUT REGULATORS (LDOS) LDO1 is a regulator that can respond to fast transients and is slated for digital loads and high bandwidth analog loads. LDO2 is a linear regulator with a similar architecture but has a slower transient response time with a lower noise performance to supply analog loads. The output voltages of both LDOs are register programmable through the I<sup>2</sup>C interface. The default output voltages are factory programmed during Final Test. ## **NO-LOAD STABILITY** The LDOs will remain stable and in regulation with no external load. This is an important consideration in some circuits, for example CMOS RAM keep-alive applications. # **LDO1 CONTROL REGISTER** LDO1 can be configured through its own $I^2C$ control register. The output voltage is programmable in steps of 100 mV from 1.2V to 3.3V. LDO1 gets enabled during the power-on sequence. Disable/enable control is provided through bit D5 in the LDO1 control register after selecting the appropriate D4–0 settings, which determine the output voltage. The output voltage can be altered while LDO1 is enabled. When LDO1 is disabled, it shunts the output to AGND with a $R_{SHUNT} = 200\Omega$ (Max.). www.ti.com ## LDO1 CONTROL REGISTER (08)H | | D7–6 | D5 D4–0 | | | | |--------|-------------|-------------------------|-------------------------|-----|--| | Access | Read Only 0 | R/W | | | | | Data | Reserved | Operation | LDO1 Output Voltage (V) | | | | | | 0: disable<br>1: enable | 5'h00 | 1.2 | | | | | i. enable | 5'h01 | 1.3 | | | | | | 5'h02 | 1.4 | | | | | | 5'h03 | 1.5 | | | | | | 5'h04 | 1.6 | | | | | | 5'h05 | 1.7 | | | | | | 5'h06 | 1.8 | | | | | | 5'h07 | 1.9 | | | | | | 5'h08 | 2.0 | | | | | | 5'h09 | 2.1 | | | | | | 5'h0A | 2.2 | | | | | | 5'h0B | 2.3 | | | | | | 5'h0C | 2.4 | | | | | | 5'h0D | 2.5 | | | | | | 5'h0E | 2.6 | | | | | | 5'h0F | 2.7 | | | | | | 5'h10 | 2.8 | | | | | | 5'h11 | 2.9 | | | | | | 5'h12 | 3.0 | | | | | | 5'h13 | 3.1 | | | | | | 5'h14 | 3.2 | | | | | | 5'h15 –5'h1F | 3.3 | | | Reset | n/a | 1 | 5'h00 | | | #### LDO2 CONTROL REGISTER LDO2 can be configured through its own $I^2C$ control register. The output voltage is programmable in steps of 100 mV from 1.3V to 3.3V. LDO2 is by default disabled and can be enabled by setting bit D5 in the control register after selecting the appropriate D4–0 settings, which determine the output voltage. LDO2 can also be enabled through the external LDO2EN pin, which is the default enable control. With a logic 0 programmed to bit D5 in the corresponding control register, enable/disable control is passed onto the LDO2EN pin; a logic 1 applied to this pin enables LDO2 while a logic 0 disables the LDO2. Setting D5 to 1 in the LDO2 control register enables LDO2, regardless of the state of the LDO2EN pin. If the system designer permanently connects the LDO2EN pin to GND, then D5 is simply a enable/disable control bit. If the system design permanently connects the enable pin to $V_{\rm DD}$ , then the LDO2 is enabled during the power-on sequence and will always be on, regardless of the state of bit D5 in the LDO2 control register. In that particular case, the LDO2 is sequenced with the same timing as LDO1 (see Power On sequencing). The output voltage can be altered while LDO2 is enabled. When LDO2 is disabled, it shunts the output to AGND with a $R_{SHUNT} = 200\Omega$ (Max.). # **INSTRUMENTS** ## LDO2 CONTROL REGISTER (09)H | | D7-6 | D5 | D4-0 | | | |--------|-------------|-------------------------------------------|------------------------|-----|--| | Access | Read Only 0 | R/W | | | | | Data | Reserved | Operation | LDO1 OutputVoltage (V) | | | | | | 0: enable/ disable determined by state of | 5'h00 | 1.3 | | | | | LDO2EN pin | 5'h01 | 1.4 | | | | | 1: enable, override LDO2EN state | 5'h02 | 1.5 | | | | | LDOZEN State | 5'h03 | 1.6 | | | | | | 5'h04 | 1.7 | | | | | | 5'h05 | 1.8 | | | | | | 5'h06 | 1.9 | | | | | | 5'h07 | 2.0 | | | | | | 5'h08 | 2.1 | | | | | | 5'h09 | 2.2 | | | | | | 5'h0A | 2.3 | | | | | | 5'h0B | 2.4 | | | | | | 5'h0C | 2.5 | | | | | | 5'h0D | 2.6 | | | | | | 5'h0E | 2.7 | | | | | | 5'h0F | 2.8 | | | | | | 5'h10 | 2.9 | | | | | | 5'h11 | 3.0 | | | | | | 5'h12 | 3.1 | | | | | | 5'h13 | 3.2 | | | | | | 5'h14 -5'h1F | 3.3 | | | Reset | n/a | 0 | 5'h0C | | | ## BUCK1, BUCK2: Synchronous Step Down Magnetic DC/DC Converters # **FUNCTIONAL DESCRIPTION** The LP3910SQ-AN, incorporates two high efficiency synchronous switching BUCK regulators, BUCK1 and BUCK2 that deliver a constant voltage from a wall adapter or a single Li-Ion battery to the portable system processors, Memory and I/O. Using a voltage mode architecture with synchronous rectification, both bucks have the ability to deliver up to 600 mA depending on the input voltage and output voltage (voltage head room), and the inductor chosen (maximum current capability). There are three modes of operation depending on the current required—PWM, PFM, and shutdown. PWM mode handles current loads of approximately 70 mA or higher, delivering voltage precision of ±3% with 90% efficiency or better. Lighter output current loads cause the device to automatically switch into PFM for reduced current consumption ( $I_0 = 15 \mu A$ typ.) and a longer battery life. The Standby operating mode turns off the device, offering the lowest current consumption. PWM or PFM mode is selected automatically or PWM mode can be forced through the setting of the buck control register. Both BUCK1 and BUCK2 can operate up to a 100% duty cycle (PMOS switch always on). Additional features include soft-start, under-voltage lock-out, current overload protection, and thermal overload protection. # **CIRCUIT OPERATION DESCRIPTION** A buck converter contains a control block, a switching PFET connected between input and output, a synchronous rectifying NFET connected between the output and ground (BCKGND pin) and a feedback path. During the first portion of each switching cycle, the control block turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of $V_{IN}$ - $V_{OLIT}/L$ . SNVS622-AUGUST 2009 www.ti.com $$\frac{V_{\text{IN}} - V_{\text{OUT}}}{L} \tag{2}$$ by storing energy in a magnetic field. During the second portion of each cycle, the control block turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of $$\frac{-V_{OUT}}{L}$$ (3) The output filter stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load. #### **PWM OPERATION** During PWM operation the converter operates as a voltage-mode controller with input voltage feed forward. This allows the converter to achieve excellent load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed forward voltage inversely proportional to the input voltage is introduced. #### INTERNAL SYNCHRONOUS RECTIFICATION While in PWM mode, the buck uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode. #### **CURRENT LIMITING** A current limit feature allows the buck to protect itself and external components during overload conditions PWM mode implements cycle-by-cycle current limiting using an internal comparator that trips at 1000 mA (typical). ## **PFM OPERATION** At very light loads, the converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency. The part will automatically transition into PFM mode when either of two conditions occurs for a duration of 32 or more clock cycles: The inductor current becomes discontinuous or The peak PMOS switch current drops below the I<sub>MODE</sub> level (Typically $$I_{MODE} < 66 \text{ mA} + \frac{V_{IN}}{160\Omega}$$ ) (4) During PFM operation, the converter positions the output voltage slightly higher than the nominal output voltage during PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load. The PFM comparators sense the output voltage via the feedback pin and control the switching of the output FETs such that the output voltage ramps between 0.8% and 1.6% (typical) above the nominal PWM output voltage. If the output voltage is below the 'high' PFM comparator threshold, the PMOS power switch is turned on. It remains on until the output voltage exceeds the 'high' PFM threshold or the peak current exceeds the I<sub>PFM</sub> level set for PFM mode. The typical peak current in PFM mode is: $$I_{PFM} = 66 \text{ mA} + \frac{V_{IN}}{80\Omega} \tag{5}$$ Once the PMOS power switch is turned off, the NMOS power switch is turned on until the inductor current ramps to zero. When the NMOS zero-current condition is detected, the NMOS power switch is turned off. If the output voltage is below the 'high' PFM comparator threshold (see Figure 67), the PMOS switch is again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the 'high' PFM threshold, the NMOS switch is turned on briefly to ramp the inductor current to zero and then both output switches are turned off and the part enters an extremely low power mode. Quiescent supply current during this 'sleep' mode is less than 30 $\mu$ A, which allows the part to achieve high efficiencies under extremely light load conditions. When the output drops below the 'low' PFM threshold, the cycle repeats to restore the output voltage to $\approx 1.6\%$ above the nominal PWM output voltage. If the load current should increase during PFM mode (see following figure) causing the output voltage to fall below the 'low2' PFM threshold, the part will automatically transition into fixed-frequency PWM mode. Figure 67. ## **BUCK1, BUCK2 OPERATION** BUCK1 is recommended to be used as the processor core supply and has I<sup>2</sup>C selectable output voltages ranging from 0.8V to 2.0V (Typ.). BUCK2 is recommended for IO power, Memory power and logic power. Its voltage range can be programmed using the I<sup>2</sup>C interface from 1.8V to 3.3V (Typ.). The default output voltage for each buck converter is factory programmable (See Application Notes). The system designer can also determine the output voltage of either BUCK1 or BUCK2 through an external feedback resistor ladder by clearing the output voltage selection field in the BUCK1 or BUCK2 control registers. SNVS622 - AUGUST 2009 www.ti.com Figure 68. External Control of Buck Output Voltage through Feedback Resistor Ladder # **BUCK1, BUCK2 CONTROL REGISTERS AND BUCK1EN PIN** BUCK1 and BUCK2 are configurable through I<sup>2</sup>C accessible registers. Bit fields D4–0 control the output voltage. Bit D5 defines the Modulation mode of the buck, which by default automatically selects PWM or PFM mode depending on the load as described above in the functional description. The modulation mode can be forced to PWM mode regardless of the load by setting bit D5 to a logic 1 in the corresponding buck control register. Bit D6 controls the enable/disable state of the buck, which is different for BUCK1 and BUCK2 as BUCK1 has an external enable pin: BUCK1EN. For BUCK1, by default or when D6 is programmed logic 0 in the BUCK1 control register, enable/disable control is passed onto the BUCK1EN pin. A logic 1 applied to this pin enables BUCK1 while a logic 0 disables BUCK1. Setting D6 to 1 in the BUCK1 control register enables BUCK1, regardless of the state of the BUCK1EN pin. If the system designer permanently connects the BUCK1EN pin to GND, then D6 is simply a enable/disable control bit. If the system design permanently connects the enable pin to V<sub>DD</sub>, then the BUCK1 is enabled during the poweron sequence and will always be on, regardless of the state of bit D6 in the BUCK1 control register (see Power On sequencing). BUCK2 is by default enabled during the power-on sequence and can be enabled/disabled through bit D6 in the BUCK2 control register. ## **BUCK1 CONTROL REGISTER (05)H** | | D7 | D6 | D5 | D4-0 | |--------|-------------|-----|----|------| | Access | Read Only 0 | R/W | | | | TEXAS<br>INSTRUMENTS | |----------------------| |----------------------| | Data | Reserved | Operation | Force PWM mode 0: Automatic Modulation Mode | BUCK1 Ou | tput Voltage (V) | |-------|----------|------------------------------------------|---------------------------------------------|----------|-----------------------| | | | 0: enable/disable determined by state of | | 5'h00 | Externally controlled | | | | BUCK1EN pin | 1: Force PWM mode | 5'h01 | 0.80 | | | | 1: enable, override BUCK1EN state | | 5'h02 | 0.85 | | | | BOOK TEN State | | 5'h03 | 0.90 | | | | | | 5'h04 | 0.95 | | | | | | 5'h05 | 1.00 | | | | | | 5'h06 | 1.05 | | | | | | 5'h07 | 1.10 | | | | | | 5'h08 | 1.15 | | | | | | 5'h09 | 1.20 | | | | | | 5'h0A | 1.25 | | | | | | 5'h0B | 1.30 | | | | | | 5'h0C | 1.35 | | | | | | 5'h0D | 1.40 | | | | | | 5'h0E | 1.45 | | | | | | 5'h0F | 1.50 | | | | | | 5'h10 | 1.55 | | | | | | 5'h11 | 1.60 | | | | | | 5'h12 | 1.65 | | | | | | 5'h13 | 1.70 | | | | | | 5'h14 | 1.75 | | | | | | 5'h15 | 1.80 | | | | | | 5'h16 | 1.85 | | | | | | 5'h17 | 1.90 | | | | | | 5'h18 | 1.95 | | | | | | 5'h19–1F | 2.00 | | Reset | n/a | 0 | 0 | 5'h05 | | www.ti.com # **BUCK2 CONTROL REGISTER (06)H** | | D7 | D6 | D5 | D4-0 | | | |--------|-------------|---------------------------|------------------------------|----------|--------------------------|--| | Access | Read Only 0 | R/W | | | | | | Data | Reserved | Operation | Force PWM mode | BUCK2 Ou | BUCK2 Output Voltage (V) | | | | | 0: disabled<br>1: enabled | 0: Automatic Modulation Mode | 5'h00 | Externally controlled | | | | | 1. Chapica | 1: Force PWM mode | 5'h01 | 1.80 | | | | | | | 5'h02 | 1.90 | | | | | | | 5'h03 | 2.00 | | | | | | | 5'h04 | 2.10 | | | | | | | 5'h05 | 2.20 | | | | | | | 5'h06 | 2.30 | | | | | | | 5'h07 | 2.40 | | | | | | | 5'h08 | 2.50 | | | | | 5'h09 | 2.60 | | | | | | | | | 5'h0A | 2.70 | | | | | | | 5'h0B | 2.80 | | | | | | | 5'h0C | 2.90 | | | | | | | 5'h0D | 3.00 | | | | | | | 5'h0E | 3.10 | | | | | | | 5'h0F | 3.20 | | | | | | | 5'h1x | 3.30 | | | Reset | n/a | 1 | 0 | 5'h01 | · | | # **BUCK-BOOST: Synchronous Buck-Boost Magnetic DC/DC Converter** # SYNCHRONOUS BUCK-BOOST MAGNETIC DC/DC CONVERTER The LP3910SQ-AN is equipped with a synchronous buck-boost magnetic DC-DC converter to supply power to the Hard Drive that has a typical 3.3V operating voltage. This voltage is lower than the maximum battery (4.2V typically for Li-polymer cells) and higher than the minimum battery (typically 2.8V). Therefore in order to provide 3.3V, regardless of the battery voltage, the buck-boost converter either steps down the battery voltage or steps up the battery voltage. The buck-boost automatically switches between PWM and PFM modes depending on the load and automatically switches between buck and boost modes depending on the battery voltage. By setting bit D6 of the Buck-Boost control register, the buck-boost will be forced to operate using PWM modulation regardless of the load. By default this bit is cleared. BUCK/ BOOST VBBL 2 VBBOUT VBBFB Cbb 22 µF LOAD Figure 69. Schematic Section for Buck-Boost Operation #### **BUCK-BOOST CONTROL REGISTER** The buck-boost is controlled through its dedicated control register. The buck-boost is enabled through the power-on sequencing. The system processor is required to select the desired buck-boost output voltage through bits D4–0 before enabling it by setting bit D6 in the control register. The buck-boost is also disabled when b'00000 is programmed in the register field D4–0, regardless of the state of the bit D6. When the buck-boost is disabled, its output is internally tied low through a 1 M $\Omega$ resistor. If D4–0 is set to b'00000 the 1 M $\Omega$ resistor is disconnected. The default output voltage for the buck-boost is factory programmable. # **BUCK-BOOST CONTROL REGISTER (07)H** | | D7 | D6 | D5 | D4-0 | | |--------|-------------|------------------------------|--------------------------------|-------------------------------|----------| | Access | Read Only 0 | R/W | | | | | Data | Reserved | Force PWM | Operation 0: disable 1: enable | BUCK-BOOST Output Voltage (V) | | | | | 0: Automatic modulation mode | | 5'h00 | disabled | | | | 1: Force PWM | | 5'h01 | 1.80 | | | | modulation | | 5'h02 | 1.85 | | | | | | 5'h03 | 1.90 | | | | | | 5'h04 | 1.95 | | | | | | 5'h05 | 2.00 | | | | | | 5'h06 | 2.05 | | | | | | 5'h07 | 2.10 | | | | | | 5'h08 | 2.15 | | | | | | 5'h09 | 2.20 | | | | | | 5'h0A | 2.25 | | | | | | 5'h0B | 2.30 | | | | | | 5'h0C | 2.35 | | | | | | 5'h0D | 2.40 | | | | | | 5'h0E | 2.45 | | | | | | 5'h0F | 2.50 | | | | | | 5'h10 | 2.55 | | | | | | 5'h11 | 2.60 | | | | | | 5'h12 | 2.65 | | | | | | 5'h13 | 2.70 | | | | | | 5'h14 | 2.75 | | | | | | 5'h15 | 2.80 | | | | | | 5'h16 | 2.85 | | | | | | 5'h17 | 2.90 | | | | | | 5'h18 | 2.95 | | | | | | 5'h19 | 3.00 | | | | | | 5'h1A | 3.05 | | | | | | 5'h1B | 3.10 | | | | | | 5'h1C | 3.15 | | | | | | 5'h1D | 3.20 | | | | | | 5'h1E | 3.25 | | | | | | 5'h1F | 3.30 | | Reset | n/a | 0 | 1 | 5'h1F | | SNVS622 - AUGUST 2009 www.ti.com #### APPLICATION NOTES #### COMPONENT SELECTION ## Inductors for BUCK1, BUCK2 and BUCK-BOOST There are two main considerations when choosing an inductor; the inductor should not saturate and the inductor current ripple is small enough to achieve the desired output voltage ripple. Care should be taken when reviewing the different saturation current ratings that are specified by different manufacturers. Saturation current ratings are typically specified at 25°C, so ratings at maximum ambient temperature of the application should be requested from the manufacturer. There are two methods to choose the inductor saturation current rating: Method 1:The saturation current is greater than the sum of the maximum load current and the worst case average to peak inductor current. This can be written as follows: $$I_{sat} > I_{outmax} + I_{ripple}$$ where $$I_{ripple} = \frac{1}{f} * \left( \frac{V_{in} - V_{out}}{2L} \right) * \left( \frac{V_{out}}{V_{in}} \right)$$ The followings need to be considered when using the buck-boost in boost mode: $$I_{sat} > I_{ripple} + I_{ave}$$ where $$I_{ripple} = V_{in} * \left(1 - \frac{V_{in}}{V_{out}}\right) / 2Lf$$ $$I_{ave} > I_{outmax} * \frac{V_{out}}{V_{in}}$$ | I <sub>RIPPLE</sub> : | Average to peak inductor current | |-----------------------|----------------------------------------------------------------------------------------------| | I <sub>OUTMAX</sub> : | Maximum load current | | V <sub>IN</sub> : | Maximum input voltage to the buck | | L: | Min inductor value including worse case tolerances (30% drop can be considered for method 1) | | f: | Minimum switching frequency (1.6 mHz) | | V <sub>OUT</sub> : | Buck Output voltage | Method 2:A more conservative and recommended approach is to choose an inductor that has saturation current rating greater than the maximum current limit of TBA. | Inductor | Value | Unit | Description | Notes | |---------------------|-------|------|---------------------|--------------| | L <sub>SW</sub> 1,2 | 2.2 | μΗ | BUCK1,2 Inductor | D.C.R. 70 mΩ | | L <sub>BB</sub> | 2.2 | μH | Buck-Boost Inductor | D.C.R. 70 mΩ | #### **External Capacitors** The regulators on the LP3910SQ-AN require external capacitors for regulator stability. These are specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance. Copyright © 2009, Texas Instruments Incorporated # TEXAS INSTRUMENTS #### LDO CAPACITOR SELECTION ## **Input Capacitor** An input capacitor is required for stability. It is recommended that a 1.0 µF capacitor be connected between the LDO input pin and ground (this capacitance value may be increased without limit). This capacitor must be located a distance of not more than 1 cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input. **Important:** Tantalum capacitors can suffer catastrophic failures due to surge currents when connected to a low impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be specified by the manufacturer to have a surge current rating sufficient for the application. There are no requirements for the ESR (Equivalent Series Resistance) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will remain approximately 1.0 µF over the entire operating temperature range. # **Output Capacitor** The LDOs on the LP3910SQ-AN are designed specifically to work with very small ceramic output capacitors. A 1.0 $\mu$ F ceramic capacitor (temperature types Z5U, Y5V or X7R) with ESR between 5 m $\Omega$ to 500 m $\Omega$ , are suitable in the application circuit. It is also possible to use tantalum or film capacitors at the device output, $C_{OUT}$ (or $V_{OUT}$ ), but these are not as attractive for reasons of size and cost. The output capacitor must meet the requirement for the minimum value of capacitance and also have an ESR value that is within the range 5 m $\Omega$ to 500 m $\Omega$ for stability. # **Capacitor Characteristics** The LDOs are designed to work with ceramic capacitors on the output to take advantage of the benefits they offer. For capacitance values in the range of 0.47 $\mu$ F to 4.7 $\mu$ F, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1.0 $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$ to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LDO's. For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly, depending on the operating conditions and capacitor type. In particular, the output capacitor selection should take account of all the capacitor parameters, to ensure that the specification is met within the application. The capacitance can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values will also show some decrease over time due to aging. The capacitor parameters are also dependent on the particular case size, with smaller sizes giving poorer performance figures in general. As an example, the graph below shows a typical graph comparing different capacitor case sizes in a Capacitance vs. DC Bias plot. SNVS622-AUGUST 2009 www.ti.com Figure 70. Graph Showing a Typical Variation in Capacitance vs. DC Bias As shown in the graph, increasing the DC Bias condition can result in the capacitance value that falls below the minimum value given in the recommended capacitor specifications table. Note that the graph shows the capacitance out of spec for the 0402 case size capacitor at higher bias voltages. It is therefore recommended that the capacitor manufacturers' specifications for the nominal value capacitor are consulted for all conditions. as some capacitor sizes (e.g. 0402) may not be suitable in the actual application. DC BIAS (V) The ceramic capacitor's capacitance can vary with temperature. The capacitor type X7R, which operates over a temperature range of -55°C to +125°C, will only vary the capacitance to within ±15%. The capacitor type X5R has a similar tolerance over a reduced temperature range of -55°C to +85°C. Many large value ceramic capacitors, larger than 1 µF are manufactured with Z5U or Y5V temperature characteristics. Their capacitance can drop by more than 50% as the temperature varies from 25°C to 85°C. Therefore X7R is recommended over Z5U and Y5V in applications where the ambient temperature will change significantly above or below 25°C. Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 0.47 µF to 4.7 µF range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from +25°C down to −40°C, so some guard band must be allowed. # Noise Bypass Capacitors for V<sub>REFH</sub> Pin Connecting respectively 100 nF and 1 nF grounded bypass capacitors to the V<sub>REFH</sub> pin significantly reduces noise on the LDO outputs. VREFH is a high impedance nodes connected to a bandgap reference used for the LDOs. Any significant loading on this node will cause a change on the regulated output voltages. For this reason, DC leakage current through these pins must be kept as low as possible for best output voltage accuracy. The types of capacitors best suited for the noise bypass capacitors are ceramic and film capacitors. High-quality ceramic capacitors with either NPI or COG dielectric typically have very low leakage. Polypropylene and polycarbonate film capacitors are available in small surface-mount packages and typically have extremely low leakage current. Residual solder flux is another potential source of leakage, which mandates thorough cleaning of the assembled PCBs. SNVS622-AUGUST 2009 www.ti.com ## Input Capacitor Selection for BUCK1, BUCK2 and the BUCK-BOOST A ceramic input capacitor of 10 µF, 6.3V is sufficient for the magnetic DC/DC converters. Place the input capacitor as close as possible to the input of the device. A large value may be used for improved input voltage filtering. The recommended capacitor types are X7R or X5R. Y5V type capacitors should not be used. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. The input filter capacitor supplies current to the PFET switch of the DC/DC converter in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low ESR (Equivalent Series Resistance) provides the best noise filtering of the input voltage spikes due to fast current transients. A capacitor with sufficient ripple current rating should be selected. The Input current ripple can be calculated as: $$I_{rms} = I_{outmax} \sqrt{\frac{V_{in}}{V_{out}} \left(1 - \frac{V_{in}}{V_{out}} + \frac{r^2}{12}\right)}$$ where $$r = \frac{(V_{in} - V_{out}) * V_{out}}{L * f * I_{outmax} * V_{in}}$$ The worse case is when $V_{IN} = 2V_{OUT}$ # Output Capacitor Selection for BUCK1, BUCK2 and the BUCK-BOOST A 10 µF, 6.3V ceramic capacitor should be used on the output of the BUCK1 and BUCK2 magnetic DC/DC converters. The Buck-Boost needs a 22 µF capacitor. The output capacitor needs to be mounted as close as possible to the output of the device. A large value may be used for improved input voltage filtering. The recommended capacitor types are X7R or X5R. Y5V type capacitors should not be used. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. DC bias characteristics vary from manufacturer to manufacturer and DC bias curves should be requested from them and analyzed as part of the capacitor selection process. The output filter capacitor of the magnetic DC/DC converter smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESD to perform these functions. The output voltage ripple is caused by the charging and the discharging of the output capacitor and also due to its ESR and can be calculated as follows: $$V_{pp-c} = \frac{I_{ripple}}{4 * f * C}$$ Voltage peak-to-peak ripple due to ESR can be expressed as follows: $$V_{PP-ESR} = 2 * I_{RIPPLE} * R_{ESR}$$ (6) Because the V<sub>PP-C</sub> and V<sub>PP-FSR</sub> are out of phase, the RMS value can be used to get an approximate value of the peak-to-peak ripple: $$V_{pp-rms}^2 = \sqrt{V_{pp-c}^2 + V_{pp-esr}^2}$$ Note that the output voltage ripple is dependent on the inductor current ripple and the equivalent series resistance of the output capacitor (R<sub>ESR</sub>). The R<sub>ESR</sub> is frequency dependent as well as temperature dependent. The R<sub>ESR</sub> should be calculated with the applicable switching frequency and ambient temperature. SNVS622 - AUGUST 2009 www.ti.com | Capacitor | Min Value | Unit | Description | Recommended Type | |----------------------|-----------|------|-------------------------------------------------|-----------------------------------------------| | C <sub>VDD</sub> | 4.7 | μF | Charger Input Capacitor | Ceramic, 6.3V, X5R | | C <sub>CHG_DET</sub> | 4.7 | μF | Charger Input Capacitor | Ceramic, 6.3V, X5R | | C <sub>USB</sub> | 4.7 | μF | USB Power (V <sub>BUS</sub> ) Capacitor | Ceramic, 6.3V, X5R | | C <sub>BATT</sub> | 4.7 | μF | Li-ion Battery Capacitor | Ceramic, 6.3V, X5R | | C <sub>LDO1</sub> | 1.0 | μF | LDO Output Capacitor | Ceramic, 6.3V, X5R | | C <sub>LDO2</sub> | 1.0 | μF | LDO Output Capacitor | Ceramic, 6.3V, X5R | | C <sub>VREFH</sub> | 0.1 | μF | Bypass Capacitor for Internal Voltage Reference | Ceramic, PolyPropylene and Polycarbonate Film | | C <sub>VIN2,3</sub> | 10 | μF | BUCK1, BUCK2 Input Capacitor | Ceramic, 6.3V, X5R | | CVBUCK1,2 | 10 | μF | BUCK1,2 Output Capacitor | Ceramic, 6.3V, X5R | | C <sub>BB</sub> | 22 | μF | BUCK-BOOST Output Capacitor | Ceramic, 6.3V, X5R | | C <sub>VIN1</sub> | 1 | μF | LDO Bypass Capacitor | Ceramic, 6.3V, X5R | | C <sub>VIN4</sub> | 10 | μF | Buck & Buck-Boost Bypass Capacitor | Ceramic, 6.3V, X5R | ## Schottky Diode on Charger Input CHG IN A Schottky diode is required in the external adapter path to block the reverse current from either the USB or the battery source. The most critical parameter in the selection of the right Schottky diode is the leakage current, which needs to be below 10 µA over the temperature range in order to prevent false detection of the presence of an external adapter. In addition the Schottky diode should have a maximum voltage rating of 10V or higher. The current rating depends on the current limit of the adapter. The forward voltage should be limited to 500 mV at its maximum current. The recommended Schottky diode is MBRA210ET3 from ON Semiconductor which has a reverse leakage current under 1 µA at room temperature and a forward voltage drop of 500 mV at their max rated current $I_F = 2A$ . ## RESISTORS # **Battery Thermistor** The LP3910SQ-AN battery thermistor bias provided by the T<sub>S</sub> pin is tailored to thermistors with the following specification: - **Negative Temperature Coefficient** - 10 kΩ resistance AVX solution available from thermistors: AVXNB21K00103 suitable is http://www.avxcorp.com/docs/Catalogs/nb21-23.pdf ## I<sup>2</sup>C Pullup Resistors I<sup>2</sup>C\_SDA, I<sup>2</sup>C\_SCL terminals need to have pullup resistors connected to the V<sub>DDIO</sub> pin. V<sub>DDIO</sub> must be connected to a power supply that is less than or equal to V<sub>DD</sub>, such as BUCK2. The values of the pull-up resistors (typ. ≈1.8 kΩ) are determined by the capacitance of the bus. Too large of a resistor combined with a given bus capacitance will result in a rise time that would violate the max rise time specification. Too small of a resistor will result in a contention with the pull-down transistor on either slave(s) or master. ## R<sub>IREF</sub> Resistor The current through this resistor is used as a reference current that biases many analog circuits inside the LP3910SQ-AN and needs to have a resistance of 121 k $\Omega$ ±1% # **RISENSE** Resistor The current through this resistor is used as a reference current for the charge current. The accuracy of the ADC is dependent on the tolerance of this resistor. $R_{ISENSE}$ needs to have a resistance of 4.64 k $\Omega$ ±1% tolerance. # TEXAS INSTRUMENTS # Operation without I<sup>2</sup>C Interface Operation of the LP3910SQ-AN without the I<sup>2</sup>C interface is possible if the system can operate with default values for the DC/DC converters and the charger. (Read below: Factory programmable options). The I<sup>2</sup>C-less system must use the POWERACK pin to power cycle the LP3910SQ-AN. #### I<sup>2</sup>C Master Power Concern The processor that contains the I<sup>2</sup>C master should be powered by BUCK1 or LDO2 as these converters require no I<sup>2</sup>C access to enable/disable them. If the I<sup>2</sup>C master were to be powered by a DC/DC converter that is enable/disabled through a control register, then a corrupted application software execution could by accident disable the power to the I<sup>2</sup>C master, which in this case has no means to recover. It is possible that the regulator connected to V<sub>DDIO</sub> could accidentally disable, in which case the processor should be able to recognize that communication has been broken and then power down the system to allow for a clean restart. # System Operation When the Load Current Exceeds the USB or Adapter Current Limit In the event that the system requires current that exceeds the current limit of either the USB or the adapter source, then the battery can provide the extra power provided that it has been charged. It is clear that a long sustained overload will eventually discharge the battery such that its extra power will no longer be sufficient to properly operate the system. This will be the case when the system is for instance operated from a USB host with a 100 mA current limit. # **Factory Programmable Options** The following options are programmed for the LP3910SQ-AN. The system designer that needs specific options is advised to contact the local Texas Instruments sales office. | Factory programmable options | Default Value | |-----------------------------------------|---------------| | LDO1 output voltage after power up | 1.2V | | LDO2 output voltage after power up | 2.5V | | BUCK1 output voltage after power up | 1.0V | | BUCK2 output voltage after power up | 1.8V | | Buck Boost power voltage after power up | 3.3V | | Battery low threshold | 2.90V | | Delay for LDO1 and LDO2 | 5 ms | | Delay for BUCK1 | 15 ms | | Delay for BUCK2 | 20 ms | | Delay for Buck-Boost | 25 ms | | Delay for NRST | 60 ms | | Default Full Rate Charge Current | 1000 mA | | EOC Default | 0.1C | | V <sub>TERM</sub> Default | 4.2V | | ONOFF Edge/Level | Level | | ONOFF Polarity | Positive | | BUCK1 Enable Polarity | Positive | | LDO2 Enable Polarity | Positive | | Ignore Ten Hour Timer | No | | LED default current | 10 mA | | Buck Boost 500 mA output current | No | | Thermistor 10k/100k | 10k | The I<sup>2</sup>C Chip ID address is offered as a metal mask option. The current value equals 60 hex. ## PCB LAYOUT CONSIDERATIONS For good performance of the circuit, it is essential to place the input and output capacitors very close to the circuit and use wide routing for the traces allowing high currents. www.ti.com SNVS622 – AUGUST 2009 Sensitive components should be placed far from those components with high pulsating current. Decoupling capacitors should be close to circuit's $V_{\text{IN}}$ pins. Digital and analog ground should be routed separately and connected together in a star connection. It's good practice to minimize high current and switching current paths. ## **LDO Regulators** Place the filter capacitors very close to the input and output pins. Use large trace width for high current carrying traces and the returns to ground. ## **BUCK and BUCK/BOOST Regulators** Place the supply bypass, filter capacitor and inductor close together and keep the traces short. The traces between these components carry relatively high switching current and act as antennas. Following these rules reduces radiated noise. Arrange the components so that the switching current loops curl in the same direction. Connect the buck ground and the ground of the capacitors together using generous component-side copper fill as a pseudo-ground plane. Then connect this back to the general board system ground plane at a single point. Place the pseudo-ground plane below these components and then have it tied to system ground of the output capacitor outside of the current loops. This prevents the switched current from injecting noise into the system ground. These components along with the inductor and output should be placed on the same side of the circuit board, and their connections should be made on the same layer. Route the noise sensitive traces such as the voltage feedback path away from the inductor. This is done by routing it on the bottom layer or by adding a grounded copper area between switching node and feedback path. Noisy traces between the power components and keep any digital lines away from this section. Keep the feedback node as small as possible so that the ground pin and ground traces will shield it from the SW or buck output. Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses. ## Thermal Performance of the WQFN Package The LP3910SQ-AN is a monolithic device with integrated power FETs. For that reason, it is important to pay special attention to the thermal impedance of the WQFN package and to the PCB layout rules in order to maximize power dissipation of the WQFN package. The WQFN package is designed for enhanced thermal performance and features an exposed die attach pad at the bottom center of the package that creates a direct path to the PCB for maximum power dissipation. Compared to the traditional leaded packages where the die attach pad is embedded inside the molding compound, the WQFN reduces one layer in the thermal path. The thermal advantage of the WQFN package is fully realized only when the exposed die attach pad is soldered down to a thermal land on the PCB board with thermal vias planted underneath the thermal land. Based on thermal analysis of the WQFN package, the junction-to-ambient thermal resistance ( $\theta_J$ ) can be improved by a factor of two when the die attach pad of the WQFN package is soldered directly onto the PCB with thermal land and thermal vias, as opposed to an alternative with no direct soldering to a thermal land. Typical pitch and outer diameter for thermal vias are 1.27 mm and 0.33 mm respectively. Typical copper via barrel plating is 1 oz., although thicker copper may be used to further improve thermal performance. The LP3910SQ-AN die attach pad is connected to the substrate of the IC and therefore, the thermal land and vias on the PCB board need to be connected to ground (GND pin). For more information on board layout techniques, refer to Application Note 1187 "Leadless Lead Frame Package (LLP)" (literature number SNOA401). This application note also discusses package handling, solder stencil and the assembly process. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>